SAM9G45 Atmel Corporation, SAM9G45 Datasheet - Page 896

no-image

SAM9G45

Manufacturer Part Number
SAM9G45
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of SAM9G45

Flash (kbytes)
0 Kbytes
Pin Count
324
Max. Operating Frequency
400 MHz
Cpu
ARM926
Hardware Qtouch Acquisition
No
Max I/o Pins
160
Ext Interrupts
160
Usb Transceiver
3
Usb Speed
Hi-Speed
Usb Interface
Host, Device
Spi
2
Twi (i2c)
2
Uart
5
Lin
4
Ssc
2
Ethernet
1
Sd / Emmc
2
Graphic Lcd
Yes
Video Decoder
No
Camera Interface
Yes
Adc Channels
8
Adc Resolution (bits)
10
Adc Speed (ksps)
440
Resistive Touch Screen
Yes
Temp. Sensor
No
Crypto Engine
No
Sram (kbytes)
64
Self Program Memory
NO
External Bus Interface
2
Dram Memory
DDR2/LPDDR, SDRAM/LPSDR
Nand Interface
Yes
Picopower
No
Temp. Range (deg C)
-40 to 85
I/o Supply Class
1.8/3.3
Operating Voltage (vcc)
0.9 to 1.1
Fpu
No
Mpu / Mmu
No/Yes
Timers
6
Output Compare Channels
6
Input Capture Channels
6
Pwm Channels
4
32khz Rtc
Yes
Calibrated Rc Oscillator
No
39.5.11
Register Name:
Access Type:
Reset Value:
• ENABLE (this bit is a status bit)
0: Module is enabled.
1: Module is disabled.
• DIS_DONE: Module Disable Request has Terminated
1: Disable request has completed. This flag is reset after a read operation.
• SRST: Module Software Reset Request has Terminated
1: Software reset request has completed. This flag is reset after a read operation.
• CDC_PND: Pending Codec Request (this bit is a status bit)
0: Indicates that no Codec request is pending.
1: Indicates that the request has been taken into account but cannot be serviced within the current frame. The operation is
postponed to the next frame.
• VSYNC: Vertical Synchronization
1: Indicates that a Vertical synchronization has been detected since the last read of the status register.
• PXFR_DONE: Preview DMA Transfer has Terminated.
When set to one, this bit indicates that the DATA transfer on the preview channel has completed. This flag is reset after a
read operation.
• CXFR_DONE: Codec DMA Transfer has Terminated.
When set to one, this bit indicates that the DATA transfer on the codec channel has completed. This flag is reset after a
read operation.
• SIP: Synchronization in Progress (this is a status bit)
When the status of the preview or codec DMA channel is modified, a minimum amount of time is required to perform the
clock domain synchronization. This bit is set when this operation occurs. No modification of the channel status is allowed
when this bit is set, to guarantee data integrity.
896
31
23
15
7
SAM9G45
ISI Status Register
30
22
14
6
ISI_SR
Read
0x00000000
29
21
13
5
28
20
12
4
FR_OVR
SIP
27
19
11
3
CRC_ERR
VSYNC
SRST
26
18
10
2
CXFR_DONE
DIS_DONE
C_OVR
25
17
9
1
6438G–ATARM–19-Apr-11
PXFR_DONE
CDC_PND
ENABLE
P_OVR
24
16
8
0

Related parts for SAM9G45