r5s77631ay266bgv Renesas Electronics Corporation., r5s77631ay266bgv Datasheet - Page 306

no-image

r5s77631ay266bgv

Manufacturer Part Number
r5s77631ay266bgv
Description
Renesas 32-bit Risc Microcomputer Superhtm Risc Engine Family Sh-4a Series
Manufacturer
Renesas Electronics Corporation.
Datasheet
Section 9 Interrupt Controller (INTC)
Notes: 1. Since the IRL interrupt request by IRL[3:0] (IRQ3/IRL3 to IRQ0/IRL0 pins) and IRL
9.2
Table 9.2 shows the pin configuration.
Table 9.2
Rev. 1.00 Oct. 01, 2007 Page 240 of 1956
REJ09B0256-0100
On-chip
module
interrupts*
Pin Name
NMI
IRQ3/IRL3 to
IRQ0/IRL0
Source
2. ITI:
3. The SECURITY is not incorporated in the R5S77631. Therefore, the INTEVT code is
2
Input/Output Pins
interrupt request by IRL[7:4] (IRQ7/IRL7 to IRQ4/IRL4 pins) have the same INTEVT
codes, it is impossible to distinguish the former from the latter. Note that there is no
flags in this LSI for distinguishing between them.
TUNI0 to TUNI5:
TICPI2:
DMINT0 to DMINT11: DMAC channel 0 to 5 transfer end interrupt
DMAE:
ERI0, ERI1:
RXI0, RXI1:
BRI0, BRI1:
TXI0, TXI1:
reserved in the R5S77631.
GPIO
INTC Pin Configuration
Number of
Sources
(Max.)
4
Function
Nonmaskable interrupt
input pin
External interrupt input pin Input
Priority
Setting value of INT2PRI0
to INT2PRI13
Interval timer interrupt
TMU channel 0 to 5 under flow interrupt
TMU channel 2 input capture interrupt
DMAC address error interrupt (channel 0 to 5)
SCIF channel 0, 1 receive error interrupt
SCIF channel 0, 1 receive data full interrupt
SCIF channel 0, 1 break interrupt
SCIF channel 0, 1 transmission data empty interrupt
I/O
Input
INTEVT
H'F80
H'FA0
H'FC0
H'FE0
Description
Nonmaskable interrupt request
signal input
IRL [3:0] 4-bit level-encoded
interrupt input when ICR0.IRLM0 = 0
IRQ3 to IRQ0 individual interrupt
input when ICR0.IRLM0 = 1
Interrupt request signal input
CH0
CH1
CH2
CH3
Remarks

Related parts for r5s77631ay266bgv