ATSAM3U-EK Atmel, ATSAM3U-EK Datasheet - Page 291

KIT EVAL FOR AT91SAM3U CORTEX

ATSAM3U-EK

Manufacturer Part Number
ATSAM3U-EK
Description
KIT EVAL FOR AT91SAM3U CORTEX
Manufacturer
Atmel
Type
MCUr
Datasheets

Specifications of ATSAM3U-EK

Contents
Board
Processor To Be Evaluated
SAM3U
Data Bus Width
32 bit
Interface Type
RS-232, USB
Operating Supply Voltage
3 V
Silicon Manufacturer
Atmel
Core Architecture
ARM
Core Sub-architecture
Cortex - M3
Silicon Core Number
SAM3U4E
Silicon Family Name
SAM3U
Kit Contents
Board CD Docs
Rohs Compliant
Yes
For Use With/related Products
AT91SAM3U
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATSAM3U-EK
Manufacturer:
Atmel
Quantity:
10
19.3.6.2
Figure 19-6. NRSTB Reset
Note:
19.3.6.3
19.3.7
19.3.7.1
6430D–ATARM–25-Mar-11
32 kHz Low Power Crystal
perih_nreset, ice_reset and proc_nreset are not shown, but are asserted low thanks to the vddcore_nreset signal controlling the
Reset controller.
SHDN / vr_standby
Core Reset
Oscillator output
vddcore_nreset
NRSTB Asynchronous Reset Pin
SHDN output pin
Supply Monitor Reset
bodcore_in
NRSTB
The NRSTB pin is an asynchronous reset input, which acts exactly like the zero-power power-on
reset cell.
As soon as NRSTB is tied to GND, the supply controller is reset generating in turn, a reset of the
whole system.
When NRSTB is released, the system can start as described in
Backup Power
The NRSTB pin does not need to be driven during power-up phase to allow a reset of the sys-
tem, it is done by the zero-power power-on cell.
As shown in
the SHDN pin to control external voltage regulator with shutdown capabilities.
The Supply Controller manages the vddcore_nreset signal to the Reset Controller, as described
previously in
mally asserted before shutting down the core power supply and released as soon as the core
power supply is correctly regulated.
There are two additional sources which can be programmed to activate vddcore_nreset:
The supply monitor is capable of generating a reset of the system. This can be enabled by set-
ting the SMRSTEN bit in the Supply Controller Supply Monitor Mode Register (SUPC_SMMR).
If SMRSTEN is set and if a supply monitor detection occurs, the vddcore_nreset signal is imme-
diately activated for a minimum of 1 slow clock cycle.
• a supply monitor detection
• a brownout detection
Figure
Section 19.3.6 ”Backup Power Supply
Supply”.
19-6, the SHDN pin acts like the vr_standby signal making it possible to use
30 Slow Clock Cycles = about 1ms
Reset”. The vddcore_nreset signal is nor-
between 2 and 3 Slow Clock Cycles
Section 19.3.6.1 ”Raising the
SAM3U Series
291

Related parts for ATSAM3U-EK