HD6432621 Hitachi, HD6432621 Datasheet - Page 214

no-image

HD6432621

Manufacturer Part Number
HD6432621
Description
(HD64F262x Series) 16-Bit Microcomputer
Manufacturer
Hitachi
Datasheet
7.6
7.6.1
When the H8S/2626 Series or H8S/2623 Series accesses external space , it can insert a 1-state idle
cycle (T
areas occur consecutively, and (2) when a write cycle occurs immediately after a read cycle. By
inserting an idle cycle it is possible, for example, to avoid data collisions between ROM, with a
long output floating time, and high-speed memory, I/O interfaces, and so on.
(1) Consecutive Reads between Different Areas
If consecutive reads between different areas occur while the ICIS1 bit in BCRH is set to 1, an idle
cycle is inserted at the start of the second read cycle.
Figure 7-15 shows an example of the operation in this case. In this example, bus cycle A is a read
cycle from ROM with a long output floating time, and bus cycle B is a read cycle from SRAM,
each being located in a different area. In (a), an idle cycle is not inserted, and a collision occurs in
cycle B between the read data from ROM and that from SRAM. In (b), an idle cycle is inserted,
and a data collision is prevented.
170
CS * (area A)
CS * (area B)
Note: * The CS signals are generated off-chip.
Address bus
Data bus
I
) between bus cycles in the following two cases: (1) when read accesses between different
RD
Idle Cycle
Operation
ø
(a) Idle cycle not inserted
T
1
Bus cycle A
(ICIS1 = 0)
T
Figure 7-15 Example of Idle Cycle Operation (1)
2
T
Long output
floating time
3
Bus cycle B
T
1
T
2
Data
collision
CS * (area A)
CS * (area B)
Address bus
Data bus
RD
ø
T
1
(b) Idle cycle inserted
Bus cycle A
(Initial value ICIS1 = 1)
T
2
T
3
T
Bus cycle B
I
T
1
T
2

Related parts for HD6432621