MMC2114CFCAG33 Freescale Semiconductor, MMC2114CFCAG33 Datasheet - Page 163

no-image

MMC2114CFCAG33

Manufacturer Part Number
MMC2114CFCAG33
Description
IC MCU 32BIT 33MHZ 144-LQFP
Manufacturer
Freescale Semiconductor
Series
MCorer
Datasheets

Specifications of MMC2114CFCAG33

Core Processor
M210
Core Size
32-Bit
Speed
33MHz
Connectivity
EBI/EMI, SCI, SPI
Peripherals
LVD, POR, PWM, WDT
Number Of I /o
67
Program Memory Size
256KB (256K x 8)
Program Memory Type
FLASH
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 3.6 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
144-LQFP
Processor Series
MMC2114
Core
M-CORE
Data Bus Width
32 bit
Data Ram Size
32 KB
Interface Type
SCI/SPI
Maximum Clock Frequency
33 MHz
Number Of Programmable I/os
104
Number Of Timers
2
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
On-chip Adc
8-ch x 10-bit
Controller Family/series
MCORE
No. Of I/o's
104
Ram Memory Size
32KB
Cpu Speed
33MHz
No. Of Timers
2
Embedded Interface Type
SCI, SPI
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MMC2114CFCAG33
Manufacturer:
Freescale Semiconductor
Quantity:
135
Part Number:
MMC2114CFCAG33
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MMC2114CFCAG33
Manufacturer:
FREESCALE
Quantity:
8 000
Part Number:
MMC2114CFCAG33
Manufacturer:
XILINX
0
Company:
Part Number:
MMC2114CFCAG33
Quantity:
62
6.4.14 Timers (TIM1 and TIM2)
6.5 Summary of Peripheral State During Low-Power Modes
MMC2114 • MMC2113 • MMC2112 — Rev. 1.0
MOTOROLA
In stop mode (or doze mode, if so programmed), the SCIs stop
immediately and freeze their operation, register values, state machines,
and external pins. During these modes, the SCI clocks are shut down.
Coming out of the doze or stop modes, returns the SCIs to operation
from the state prior to the low-power mode entry.
When not stopped, the timers may generate an interrupt to exit the
low-power modes.
Clearing the timer enable bit (TE) in the Timer System Control Register 1
(TIMSCR1) or the pulse accumulator enable bit (PAE) in the Pulse
Accumulator Control Register (TIMPACTL) disables timer functions.
Timer and pulse accumulator registers are still accessible by the CPU
and OnCE interface, but the remaining functions of the timer are
disabled. See
Pulse Accumulator Control
The timer is unaffected by either the wait or doze modes and may
generate an interrupt to exit these modes.
In stop mode, the timers stop immediately and freeze their operation,
register values, state machines, and external pins. Upon exiting stop
mode, the timer will resume operation unless stop mode was exited by
reset.
The functionality of each of the peripherals and CPU during the various
low-power modes is summarized in
peripheral during a given mode refers to the condition the peripheral
automatically assumes when the particular instruction (WAIT, DOZE, or
STOP) is executed. Individual peripherals may be disabled by
programming its dedicated control bits. The wakeup capability field
refers to the ability of an interrupt or reset by that peripheral to force the
CPU into run mode.
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
16.7.6 Timer System Control Register 1
Power Management
Summary of Peripheral State During Low-Power Modes
Register.
Table
6-1. The status of each
Advance Information
Power Management
and
16.7.15
163

Related parts for MMC2114CFCAG33