MMC2114CFCAG33 Freescale Semiconductor, MMC2114CFCAG33 Datasheet - Page 594

no-image

MMC2114CFCAG33

Manufacturer Part Number
MMC2114CFCAG33
Description
IC MCU 32BIT 33MHZ 144-LQFP
Manufacturer
Freescale Semiconductor
Series
MCorer
Datasheets

Specifications of MMC2114CFCAG33

Core Processor
M210
Core Size
32-Bit
Speed
33MHz
Connectivity
EBI/EMI, SCI, SPI
Peripherals
LVD, POR, PWM, WDT
Number Of I /o
67
Program Memory Size
256KB (256K x 8)
Program Memory Type
FLASH
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 3.6 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
144-LQFP
Processor Series
MMC2114
Core
M-CORE
Data Bus Width
32 bit
Data Ram Size
32 KB
Interface Type
SCI/SPI
Maximum Clock Frequency
33 MHz
Number Of Programmable I/os
104
Number Of Timers
2
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
On-chip Adc
8-ch x 10-bit
Controller Family/series
MCORE
No. Of I/o's
104
Ram Memory Size
32KB
Cpu Speed
33MHz
No. Of Timers
2
Embedded Interface Type
SCI, SPI
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MMC2114CFCAG33
Manufacturer:
Freescale Semiconductor
Quantity:
135
Part Number:
MMC2114CFCAG33
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MMC2114CFCAG33
Manufacturer:
FREESCALE
Quantity:
8 000
Part Number:
MMC2114CFCAG33
Manufacturer:
XILINX
0
Company:
Part Number:
MMC2114CFCAG33
Quantity:
62
JTAG Test Access Port and OnCE
22.14.4.3 OnCE Status Register
Advance Information
594
Reset:
Reset:
Read:
Read:
Write:
Write:
The 16-bit OnCE Status Register (OSR) indicates the reason(s) that
debug mode was entered and the current operating mode of the CPU.
HDRO — Hardware Debug Request Occurrence Flag
DRO — Debug Request Occurrence Flag
MBO — Memory Breakpoint Occurrence Flag
HDRO is set when the processor enters debug mode as a result of a
hardware debug request from the IDR signal or the DE pin. This bit is
cleared on test logic reset or when debug mode is exited with the GO
and EX bits set.
DRO is set when the processor enters debug mode and the debug
request (DR) control bit in the OnCE Control Register is set. This bit
is cleared on test logic reset or when debug mode is exited with the
GO and EX bits set.
MBO is set when a memory breakpoint request has been issued to
the CPU via the BRKRQ input and the CPU enters debug mode. In
some situations involving breakpoint requests on instruction
prefetches, the CPU may discard the request along with the prefetch.
In this case, this bit may become set due to the CPU entering debug
mode for another reason. This bit is cleared on test logic reset or
when debug mode is exited with the GO and EX bits set.
Freescale Semiconductor, Inc.
For More Information On This Product,
Bit 15
MBO
Bit 7
0
0
JTAG Test Access Port and OnCE
Figure 22-11. OnCE Status Register (OSR)
Go to: www.freescale.com
= Unimplemented or reserved
SWO
14
0
6
0
TO
13
0
5
0
FRZO
MMC2114 • MMC2113 • MMC2112 — Rev. 1.0
12
0
4
0
SQB
11
0
3
0
SQA
10
0
2
0
HDRO
PM1
9
0
1
0
MOTOROLA
DRO
PM0
Bit 8
Bit 0
0
0

Related parts for MMC2114CFCAG33