R5S72011 RENESAS [Renesas Technology Corp], R5S72011 Datasheet - Page 276

no-image

R5S72011

Manufacturer Part Number
R5S72011
Description
32-Bit RISC Microcomputer SuperHTM RISC engine Family / SH7200 Series
Manufacturer
RENESAS [Renesas Technology Corp]
Datasheet
Section 9 Bus State Controller (BSC)
9.5.2
A description is provided here of the SDRAM controller (SDRAMC) operation enable and
SDRAM bus width settings as well as operations involving SDRAM (read, write, auto-refresh,
self-refresh, initialization sequence, and mode register settings).
(1)
Enabling and disabling SDRAM access is performed by making settings in the individual
SDRAMCm control registers to enable or prohibit SDRAMC operation. SDRAM bus width
settings are also performed by means of the SDRAMCm control registers.
Even if the SDRAMC control register is set to disable SDRAMC operation, refresh operation will
still take place if self-refresh or auto-refresh operation is set as enabled.
(2)
SDRAMC controls the SDRAM by issuing commands each bus cycle. These commands are
defined by combinations of RAS, CAS, WE, CKE, CS, etc.
Table 9.10 lists the commands issued by SDRAMC.
Rev. 2.00 Sep. 07, 2007 Page 248 of 1164
REJ09B0321-0200
SDRAM Access Enable/Disable and SDRAM Bus Width Settings
SDRAM Commands
SDRAM Interface

Related parts for R5S72011