R5S72011 RENESAS [Renesas Technology Corp], R5S72011 Datasheet - Page 794

no-image

R5S72011

Manufacturer Part Number
R5S72011
Description
32-Bit RISC Microcomputer SuperHTM RISC engine Family / SH7200 Series
Manufacturer
RENESAS [Renesas Technology Corp]
Datasheet
Section 17 I
17.7
17.7.1
Issue a start (retransmission) or stop condition after the falling edge of the 9th clock has been
recognized. The falling edge of the 9th clock can be recognized by checking the SCLO bit in the
I
certain timing under the following conditions (1 or 2), the start (retransmission) or stop condition
may not be output correctly. Usage under conditions other than those described below will not
cause any problem.
1. SCL takes longer to rise than the period defined in section 17.6, Bit Synchronous Circuit, due
2. The low-level period between the 8th and 9th clock is prolonged by the slave device, which
17.7.2
1. Transfer rate setting
2. MST and TRS bits in ICCR1
3. Loss of arbitration
17.7.3
In master receive mode, read ICDRR before the rising edge of the 8th clock of SCL. If ICDRR
cannot be read before the rising edge of the 8th clock so that the next round of reception proceeds
with the RDRF bit in ICSR set to 1, the 8the clock is fixed low and the 9th clock is output.
If ICDRR cannot be read before the rising edge of the 8th clock of SCL, set the RCVD bit in
ICRR1 to 1 so that transfer proceeds in byte units.
Rev. 2.00 Sep. 07, 2007 Page 766 of 1164
REJ09B0321-0200
2
C bus control register 2 (ICCR2). When a start (retransmission) or stop condition is issued with a
to the load of the SCL bus (load capacitance or pull-up resistance).
activates the bit synchronous circuit.
In multi-master operation, specify a transfer rate of at least 1/1.8 of the fastest transfer rate
among the other masters. For example, when the fastest of the other masters is at 400 kbps, the
IIC transfer rate of this LSI must be specified as 223 kbps (= 400/1.8) or a higher rate.
In multi-master operation, use the MOV instruction to set the MST and TRS bits in ICCR1.
When arbitration is lost, check whether the MST and TRS bits in ICCR1 are 0. If the MST and
TRS bits in ICCR1 have been set to a value other than 0, clear the bits to 0.
Usage Note
Issuance of Stop Condition and Start Condition (Retransmission)
Settings for Multi-Master Operation
Reading ICDRR in Master Receive Mode
2
C Bus Interface 3 (IIC3)

Related parts for R5S72011