R5S72011 RENESAS [Renesas Technology Corp], R5S72011 Datasheet - Page 758

no-image

R5S72011

Manufacturer Part Number
R5S72011
Description
32-Bit RISC Microcomputer SuperHTM RISC engine Family / SH7200 Series
Manufacturer
RENESAS [Renesas Technology Corp]
Datasheet
Section 17 I
Rev. 2.00 Sep. 07, 2007 Page 730 of 1164
REJ09B0321-0200
Bit
5
4
3 to 0
Bit Name
MST
TRS
CKS[3:0]
2
C Bus Interface 3 (IIC3)
Initial
Value
0
0
0000
R/W
R/W
R/W
R/W
Description
Master/Slave Select
Transmit/Receive Select
In master mode with the I
arbitration is lost, MST and TRS are both reset by
hardware, causing a transition to slave receive mode.
Modification of the TRS bit should be made between
transfer frames.
When seven bits after the start condition is issued in
slave receive mode match the slave address set to
SAR and the 8th bit is set to 1, TRS is automatically
set to 1. If an overrun error occurs in master receive
mode with the clocked synchronous serial format, MST
is cleared and the mode changes to slave receive
mode.
Operating modes are described below according to
MST and TRS combination. When clocked
synchronous serial format is selected and MST = 1,
clock is output.
00: Slave receive mode
01: Slave transmit mode
10: Master receive mode
11: Master transmit mode
Transfer Clock Select
These bits should be set according to the necessary
transfer rate (table 17.3) in master mode.
2
C bus format, when

Related parts for R5S72011