R5F213J6CNNP#U0 Renesas Electronics America, R5F213J6CNNP#U0 Datasheet - Page 502

MCU 1KB FLASH 32K ROM 36-QFN

R5F213J6CNNP#U0

Manufacturer Part Number
R5F213J6CNNP#U0
Description
MCU 1KB FLASH 32K ROM 36-QFN
Manufacturer
Renesas Electronics America
Series
R8C/3x/3JCr
Datasheet

Specifications of R5F213J6CNNP#U0

Core Processor
R8C
Core Size
16/32-Bit
Speed
20MHz
Connectivity
I²C, LIN, SIO, SSU, UART/USART
Peripherals
POR, PWM, Voltage Detect, WDT
Number Of I /o
31
Program Memory Size
32KB (32K x 8)
Program Memory Type
FLASH
Ram Size
2.5K x 8
Voltage - Supply (vcc/vdd)
1.8 V ~ 5.5 V
Data Converters
A/D 10x10b, D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 85°C
Package / Case
36-WQFN Exposed Pad, 36-HWQFN
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
R5F213J6CNNP#U0R5F213J6CNNP
Manufacturer:
RENESAS
Quantity:
1 000
Company:
Part Number:
R5F213J6CNNP#U0R5F213J6CNNP
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Company:
Part Number:
R5F213J6CNNP#U0
Manufacturer:
Renesas Electronics America
Quantity:
135
R8C/3JC Group
REJ09B0602-0100 Rev.1.00
May 12, 2010
Figure 23.10
Figure 23.11
23.4.4
23.4.5
The data written to the U2TB register has its logic inverted before being transmitted. Similarly, the received
data has its logic inverted when read from the U2RB register. Figure 23.10 shows the Serial Data Logic
Switching.
This function inverts the polarities of the TXD2 pin output and RXD2 pin input. The logic levels of all I/O data
(including bits for start, stop, and parity) are inverted. Figure 23.11 shows the TXD and RXD I/O Inversion.
(1) U2LCH bit in U2C1 Register = 0 (not inverted)
(2) U2LCH Bit in U2C1 Register = 1 (inverted)
The above applies when:
• CKPOL bit in U2C0 register = 0 (transmit data output at the falling edge of the transfer clock)
• UFORM bit in U2C0 register = 0 (LSB first)
• STPS bit in U2MR register = 0 (one stop bit)
• PRYE bit in U2MR register = 1 (parity enabled)
Transfer clock
TXD2
(not inverted)
Transfer clock
TXD2
(inverted)
Serial Data Logic Switching Function
TXD and RXD I/O Polarity Inverse Function
(1) IOPOL Bit in U2MR Register = 0 (not inverted)
(2) IOPOL Bit in U2MR Register = 1 (inverted)
The above applies when:
Serial Data Logic Switching
TXD and RXD I/O Inversion
Transfer clock
TXD2
(not inverted)
RXD2
(not inverted)
Transfer clock
TXD2
(inverted)
RXD2
(inverted)
• UFORM bit in U2C0 register = 0 (LSB first)
• STPS bit in U2MR register = 0 (one stop bit)
• PRYE bit in U2MR register = 1 (parity enabled)
ST
ST
D0
D0
ST
ST
ST
ST
D1
D1
D0
D0
D0
D0
D2
D2
D1
D1
D1
D1
D3
D3
D2
D2
D2
D2
D4
D4
D3
D3
D3
D3
D5
D5
D4
D4
D4
D4
D6
D6
D5
D5
D5
D5
ST: Start bit
P: Parity bit
SP: Stop bit
D7
D7
D6
D6
D6
D6
D7
D7
D7
D7
P
P
SP
SP
P
P
P
P
23. Serial Interface (UART2)
ST: Start bit
P: Parity bit
SP: Stop bit
SP
SP
SP
SP
Page 471 of 715

Related parts for R5F213J6CNNP#U0