MMCCMB2107 Freescale, MMCCMB2107 Datasheet - Page 342

no-image

MMCCMB2107

Manufacturer Part Number
MMCCMB2107
Description
Manufacturer
Freescale
Datasheet

Specifications of MMCCMB2107

Lead Free Status / RoHS Status
Not Compliant
Serial Communications Interface Modules (SCI1 and SCI2)
16.7.4 SCI Status Register 1
Technical Data
342
Address: SCI1 — 0x00cc_0004
Serial Communications Interface Modules (SCI1 and SCI2)
Reset:
Read: Anytime
Write: Has no meaning or effect
TDRE — Transmit Data Register Empty Flag
TC — Transmit Complete Flag
Read:
Write:
The TDRE flag is set when the transmit shift register receives a word
from the SCI data register. It signals that the SCIDRH and SCIDRL
are empty and can receive new data to transmit. If the TIE bit in the
SCICR2 is also set, TDRE generates an interrupt request. Clear
TDRE by reading SCISR1 and then writing to SCIDRL. Reset sets
TDRE.
The TC flag is set when TDRE = 1 and no data, preamble, or break
frame is being transmitted. It signals that no transmission is in
progress. If the TCIE bit is set in SCICR2, TC generates an interrupt
request. When TC is set, the TXD pin is idle (logic 1). TC is cleared
automatically when a data, preamble, or break frame is queued. Clear
TC by reading SCISR1 with TC set and then writing to SCIDRL. TC
cannot be cleared while a transmission is in progress. Reset sets TC.
Freescale Semiconductor, Inc.
For More Information On This Product,
1 = Transmit data register empty
0 = Transmit data register not empty
1 = No transmission in progress
0 = Transmission in progress
SCI2 — 0x00cd_0004
TDRE
Bit 7
1
Figure 16-6. SCI Status Register 1 (SCISR1)
Go to: www.freescale.com
= Writes have no effect and the access terminates without a transfer error exception.
TC
6
1
RDRF
5
0
IDLE
4
0
OR
3
0
NF
2
0
MMC2107 – Rev. 2.0
FE
1
0
MOTOROLA
Bit 0
PF
0