MMCCMB2107 Freescale, MMCCMB2107 Datasheet - Page 436

no-image

MMCCMB2107

Manufacturer Part Number
MMCCMB2107
Description
Manufacturer
Freescale
Datasheet

Specifications of MMCCMB2107

Lead Free Status / RoHS Status
Not Compliant
Queued Analog-to-Digital Converter (QADC)
18.8.6.2 QADC Status Register 1
Technical Data
436
Address: 0x00ca_0012 and 0x00ca_0013
Reset:
Reset:
Read:
Read:
Write:
Write:
Stop mode resets the register ($3f3f)
Read: Anytime
Write: Never
CWPQ1[5:0] — Queue 1 Command Word Pointer Field
During the stop mode, the CWP is reset to 0, since the control
registers and the analog logic are reset. When the debug mode is
entered, the CWP is unchanged; it points to the last executed CCW.
CWPQ1[5:0] allows the software to know what CCW was last
completed for queue 1. This field is a software read-only field, and
write operations have no effect. CWPQ1 allows software to read the
last executed CCW in queue 1, regardless of which queue is active.
The CWPQ1[5:0] field is a CCW word pointer with a valid range of 0
to 63 (0x3f).
In contrast to CWP, CPWQ1 is updated when the conversion result is
written. When the QADC finishes a conversion in queue 1, both the
result register is written and the CWPQ1 is updated.
Finally, when queue 1 operation is terminated after a CCW is read
that is defined as BQ2, CWP points to BQ2 while CWPQ1 points to
the last CCW queue 1.
Freescale Semiconductor, Inc.
For More Information On This Product,
Queued Analog-to-Digital Converter (QADC)
Bit 15
Bit 7
0
0
0
0
Figure 18-13. QADC Status Register 1 (QASR1)
Go to: www.freescale.com
= Writes have no effect and the access terminates without a transfer error exception.
14
0
0
6
0
0
CWPQ15 CWPQ14 CWPQ13 CWPQ12 CWPQ11 CWPQ10
CWPQ25 CWPQ24 CWPQ23 CWPQ22 CWPQ21 CWPQ20
13
1
5
1
12
1
4
1
11
1
3
1
10
1
2
1
MMC2107 – Rev. 2.0
9
1
1
1
MOTOROLA
Bit 8
Bit 0
1
1