NH82801FBM S L89K Intel, NH82801FBM S L89K Datasheet - Page 153

no-image

NH82801FBM S L89K

Manufacturer Part Number
NH82801FBM S L89K
Description
Manufacturer
Intel
Datasheet

Specifications of NH82801FBM S L89K

Lead Free Status / RoHS Status
Compliant
5.14.3
s
5.14.4
Intel
Table 5-26. System Power Plane
®
I/O Controller Hub 6 (ICH6) Family Datasheet
System Power Planes
The system has several independent power planes, as described in
particular power plane is shut off, it should go to a 0 V level.
SMI#/SCI Generation
On any SMI# event taking place, ICH6 asserts SMI# to the processor, which causes it to enter
SMM space. SMI# remains active until the EOS bit is set. When the EOS bit is set, SMI# goes
inactive for a minimum of 4 PCICLK. If another SMI event occurs, SMI# is driven active again.
The SCI is a level-mode interrupt that is typically handled by an ACPI-aware operating system. In
non-APIC systems (which is the default), the SCI IRQ is routed to one of the 8259 interrupts (IRQ
9, 10, or 11). The 8259 interrupt controller must be programmed to level mode for that interrupt.
In systems using the APIC, the SCI can be routed to interrupts 9, 10, 11, 20, 21, 22, or 23. The
interrupt polarity changes depending on whether it is on an interrupt shareable with a PIRQ or not
(see
DEVICE[n]
Processor
MEMORY
Plane
MAIN
Section
10.1.13). The interrupt remains asserted until all SCI sources are removed.
Controlled
SLP_S3#
SLP_S3#
SLP_S4#
SLP_S4#
SLP_S5#
(S3
(S3
signal
signal
signal
signal
signal
GPIO
By
COLD
or
HOT
)
)
The SLP_S3# signal can be used to cut the power to the processor
completely. The DPRSLPVR support allows lowering the processor’s voltage
during the C4 state.
S3
ICH6 core well, powered to reduce the cost of external power plane logic.
SLP_S3# is only used to remove power to the processor and to shut system
clocks. This impacts the board design, but there is no specific ICH6 bit or
strap needed to indicate which option is selected.
S3
not required to wake the system from the S3 state. Since the S3 state
requires that the memory context be preserved, power must be retained to
the main memory.
The processor, devices on the PCI bus, LPC I/F, and graphics will typically
be shut off when the Main power plane is shut, although there may be small
subsections powered.
S3
SLP_S3#. This impacts the board design, but there is no specific ICH6 bit or
strap needed to indicate which option is selected.
When the SLP_S4# goes active, power can be shut off to any circuit not
required to wake the system from the S4. Since the memory context does
not need to be preserved in the S4 state, the power to the memory can also
be shut down.
When SLP_S5# goes active, power can be shut to any circuit not required to
wake the system from the S5 state. Since the memory context does not
need to be preserved in the S5 state, the power to the memory can also be
shut.
Individual subsystems may have their own power plane. For example, GPIO
signals may be used to control the power to disk drives, audio amplifiers, or
the display screen.
HOT
COLD
HOT
: The new S3
: SLP_S4# is used to cut the main power well, rather than using
: When SLP_S3# goes active, power can be shut off to any circuit
HOT
state keeps more of the platform logic, including the
Description
Table
Functional Description
5-26. Note that when a
153

Related parts for NH82801FBM S L89K