NH82801FBM S L89K Intel, NH82801FBM S L89K Datasheet - Page 575

no-image

NH82801FBM S L89K

Manufacturer Part Number
NH82801FBM S L89K
Description
Manufacturer
Intel
Datasheet

Specifications of NH82801FBM S L89K

Lead Free Status / RoHS Status
Compliant
15.2.9
15.2.10
.
15.2.11
.
Intel
®
I/O Controller Hub 6 (ICH6) Family Datasheet
RCV_SLVA—Receive Slave Address Register
(SMBus—D31:F3)
Register Offset:
Default Value:
Lockable:
SLV_DATA—Receive Slave Data Register (SMBus—D31:F3)
Register Offset:
Default Value:
Lockable:
This register contains the 16-bit data value written by the external SMBus master. The processor
can then read the value from this register. This register is reset by RSMRST#, but not PLTRST#
AUX_STS—Auxiliary Status Register (SMBus—D31:F3)
Register Offset:
Default Value:
Lockable:
15:8
Bit
6:0
Bit
7:0
Bit
7:2
7
1
0
Reserved
SLAVE_ADDR — R/W. This field is the slave address that the Intel
write cycles. the default is not 0, so the SMBus Slave Interface can respond even before the
processor comes up (or if the processor is dead). This register is cleared by RSMRST#, but not by
PLTRST#.
Data Message Byte 1 (DATA_MSG1) — RO. See
Reserved
SMBus TCO Mode (STCO) — RO. This bit reflects the strap setting of TCO compatible mode vs.
Advanced TCO mode.
0 = Intel
1 = ICH6 is in the advanced TCO mode.
CRC Error (CRCE) — R/WC.
0 = Software clears this bit by writing a 1 to it.
1 = This bit is set if a received message contained a CRC error. When this bit is set, the DERR bit of
Data Message Byte 0 (DATA_MSG0) — RO. See
the host status register will also be set. This bit will be set by the controller if a software abort
occurs in the middle of the CRC portion of the cycle or an abort happens after the ICH6 has
received the final data bit transmitted by an external slave.
®
ICH6 is in the compatible TCO mode.
SMBASE + 09h
44h
No
SMBASE + 0Ah–0Bh
0000h
No
SMBASE + 0Ch
00h
No
Description
Description
Description
Attribute:
Size:
Power Well:
Attribute:
Size:
Power Well:
Attribute:
Size:
Power Well:
Section 5.21.7
SMBus Controller Registers (D31:F3)
Section 5.21.7
for a discussion of this field.
for a discussion of this field.
®
ICH6 decodes for read and
R/W
8 bits
Resume
RO
16 bits
Resume
R/WC, RO
8 bits
Resume
575

Related parts for NH82801FBM S L89K