NH82801FBM S L89K Intel, NH82801FBM S L89K Datasheet - Page 229

no-image

NH82801FBM S L89K

Manufacturer Part Number
NH82801FBM S L89K
Description
Manufacturer
Intel
Datasheet

Specifications of NH82801FBM S L89K

Lead Free Status / RoHS Status
Compliant
Intel
Figure 5-12. AC ’97 2.3 Controller-Codec Connection
®
I/O Controller Hub 6 (ICH6) Family Datasheet
ICH6 core well outputs may be used as strapping options for the ICH6, sampled during system
reset. These signals may have weak pullups/pulldowns; however, this will not interfere with link
operation. ICH6 inputs integrate weak pulldowns to prevent floating traces when a secondary and/
or tertiary codec is not attached. When the Shut Off bit in the control register is set, all buffers will
be turned off and the pins will be held in a steady state, based on these pullups/pulldowns.
ACZ_BIT_CLK is fixed at 12.288 MHz and is sourced by the primary codec. It provides the
necessary clocking to support the twelve 20-bit time slots. AC-link serial data is transitioned on
each rising edge of ACZ_BIT_CLK. The receiver of AC-link data samples each serial bit on the
falling edge of ACZ_BIT_CLK.
If ACZ_BIT_CLK makes no transitions for four consecutive PCI clocks, the ICH6 assumes the
primary codec is not present or not working. It sets bit 28 of the Global Status Register
(I/O offset 30h). All accesses to codec registers with this bit set will return data of FFh to prevent
system hangs.
Intel
ICH6
®
ACZ_SDIN1
ACZ_SDIN0
ACZ_SDIN2
ACZ_RST#
ACZ_SDOUT
ACZ_SYNC
ACZ_BIT_CLK
Functional Description
Secondary Codec
AC / MC / AMC
AC / MC / AMC
AC / MC / AMC
Primary Codec
Tertiary Codec
AC97 ICH6 codec conn
229

Related parts for NH82801FBM S L89K