MC68376BAMFT20 Freescale Semiconductor, MC68376BAMFT20 Datasheet - Page 414

MC68376BAMFT20

Manufacturer Part Number
MC68376BAMFT20
Description
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MC68376BAMFT20

Cpu Family
68K/M683xx
Device Core
ColdFire
Device Core Size
32b
Frequency (max)
20MHz
Interface Type
QSPI/SCI
Program Memory Type
ROM
Program Memory Size
8KB
Total Internal Ram Size
7.5KB
# I/os (max)
18
Number Of Timers - General Purpose
2
Operating Supply Voltage (typ)
5V
Operating Supply Voltage (max)
5.25V
Operating Supply Voltage (min)
4.75V
On-chip Adc
16-chx10-bit
Instruction Set Architecture
RISC
Operating Temp Range
-40C to 125C
Operating Temperature Classification
Automotive
Mounting
Surface Mount
Pin Count
160
Package Type
PQFP
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68376BAMFT20
Manufacturer:
FREESCAL
Quantity:
245
IMASK — Interrupt Mask Register
IFLAG — Interrupt Flag Register
ERRINT — Error Interrupt
WAKEINT — Wake Interrupt
D.10.13 Interrupt Mask Register
D.10.14 Interrupt Flag Register
D-96
MOTOROLA
15
15
0
0
RESET:
RESET:
The ERRINT bit is used to request an interrupt when the TouCAN detects a transmit
or receive error.
To clear this bit, first read it as a one, then write as a zero. Writing a one has no effect.
The WAKEINT bit indicates that bus activity has been detected while the TouCAN
module is in low-power stop mode.
IMASK contains two 8-bit fields, IMASKH and IMASKL. IMASK can be accessed with
a 16-bit read or write, and IMASKH and IMASKL can be accessed with byte reads or
writes.
IMASK contains one interrupt mask bit per buffer. It allows the CPU32 to designate
which buffers will generate interrupts after successful transmission/reception. Setting
a bit in IMASK enables interrupt requests for the corresponding message buffer.
IFLAG contains two 8-bit fields, IFLAGH and IFLAGL. IFLAG can be accessed with a
16-bit read or write, and IFLAGH and IFLAGL can be accessed with byte reads or
writes.
IFLAG contains one interrupt flag bit per buffer. Each successful transmission/recep-
tion sets the corresponding IFLAG bit and, if the corresponding IMASK bit is set, an
interrupt request will be generated.
0 = No error interrupt request.
1 = If an event which causes one of the error bits in the error and status register to
0 = No wake interrupt requested.
1 = When the TouCAN is in low-power stop mode and a recessive to dominant tran-
14
14
0
0
be set occurs, the error interrupt bit is set. If the ERRMSK bit in CANCTRL0 is
set, an interrupt request is generated.
sition is detected on the CAN bus, this bit is set. If the WAKEMSK bit is set in
CANMCR, an interrupt request is generated.
13
13
0
0
12
12
0
0
IMASKH
IFLAGH
11
11
0
0
10
10
0
0
REGISTER SUMMARY
9
0
9
0
8
0
8
0
7
0
7
0
6
0
6
0
5
0
5
0
4
0
4
0
IMASKL
IFLAGL
3
0
3
0
USER’S MANUAL
2
0
2
0
MC68336/376
$YFF0A2
$YFF0A4
1
0
1
0
0
0
0
0

Related parts for MC68376BAMFT20