TMPM361F10FG Toshiba, TMPM361F10FG Datasheet - Page 178

no-image

TMPM361F10FG

Manufacturer Part Number
TMPM361F10FG
Description
Manufacturer
Toshiba
Datasheet

Specifications of TMPM361F10FG

Product Summaries
Summary
Lead Free
Yes
Rohs Compatible Product(s)
Contact Us
Rom (kbytes)
1024K
Rom Type
Flash
Ram (kbytes)
64K
Number Of Pins
100
Package
LQFP(14Ã?14)
Vcc
3V
Cpu Mhz
64
Ssp (ch) Spi
1
I2c/sio (ch)
3
Uart/sio (ch)
5
Usb
-
Can
-
Ethernet
-
External Bus Interface
Y
Cs/wait Controller (ch)
4
Dma Controller
2
10-bit Da Converter
-
10-bit Ad Converter
8
12-bit Ad Converter
-
16-bit Timer / Counter
16
Motor / Igbt Control
-
Real Time Clock
1
Watchdog Timer
Y
Osc Freq Detect
-
Clock Gear
Y
Low-power Hold Function
Y
Remote Control Interface
Y
Hardware Cec Controller
Y
Comparators
-
Low-voltage Detector
-
Etm Hardware Trace
4-bit

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TMPM361F10FG
Manufacturer:
Toshiba
Quantity:
10 000
8.2
Port functions
8.2.6
Type
8.2.6.1
8.2.6.2
in units of bits. Besides the general-purpose port function, the port I performs the functions of the External sig-
nal interrupt, CEC input function and the operation mode setting.
nal, if PI0 is "1", the device enters single chip mode and boots from the on-chip flash memory. If PI0 is "0",
the device enters single boot mode and boots from the internal boot program. For details of single boot
mode, refer to "Flash Memory Operation".
put in the PIIE register. These settings enable the interrupt input even if the CGSTBYCR<DRVE> bit in the
clock / mode control block is set to stop driving of pins during STOP mode.
Port I data register
Port I output control register
Port I function register 1
Port I open drain control register
Port I pull-up control register
Port I input control register
Port I (PI0 to PI3)
The port I is a general-purpose, 4-bit input/output port. For this port, inputs and outputs can be specified
While a reset signal is in "0" state, the PI0 input and pull-up are enabled. At the rising edge of the reset sig-
Reset initializes all bits of the port I as general-purpose ports with input and output disabled.
Pull-up is enabled for PI2, PI3 independently PIPUP register setting,
PI1 is N-ch open-drain ports independently PIOD register setting.
To use the external interrupt input for releasing STOP mode, select this function in the PIFR1 and enable in-
Note:In modes other than STOP mode, interrupt input is enabled regardless of the PIFR1 register setting
Port I Circuit Type
Port I register
if input is enabled in PxIE. Make sure to disable unused interrupts when programming the device.
7
6
Register name
5
Page 154
4
PIDATA
PIPUP
PIFR1
PICR
PIOD
PIIE
T16
3
T16
Base Address = 0x400C_0800
2
Address (Base+)
0x002C
0x0000
0x0004
0x0008
0x0028
0x0038
T15
1
TMPM361F10FG
T14
0

Related parts for TMPM361F10FG