TMPM361F10FG Toshiba, TMPM361F10FG Datasheet - Page 423

no-image

TMPM361F10FG

Manufacturer Part Number
TMPM361F10FG
Description
Manufacturer
Toshiba
Datasheet

Specifications of TMPM361F10FG

Product Summaries
Summary
Lead Free
Yes
Rohs Compatible Product(s)
Contact Us
Rom (kbytes)
1024K
Rom Type
Flash
Ram (kbytes)
64K
Number Of Pins
100
Package
LQFP(14Ã?14)
Vcc
3V
Cpu Mhz
64
Ssp (ch) Spi
1
I2c/sio (ch)
3
Uart/sio (ch)
5
Usb
-
Can
-
Ethernet
-
External Bus Interface
Y
Cs/wait Controller (ch)
4
Dma Controller
2
10-bit Da Converter
-
10-bit Ad Converter
8
12-bit Ad Converter
-
16-bit Timer / Counter
16
Motor / Igbt Control
-
Real Time Clock
1
Watchdog Timer
Y
Osc Freq Detect
-
Clock Gear
Y
Low-power Hold Function
Y
Remote Control Interface
Y
Hardware Cec Controller
Y
Comparators
-
Low-voltage Detector
-
Etm Hardware Trace
4-bit

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TMPM361F10FG
Manufacturer:
Toshiba
Quantity:
10 000
13.5
13.5.1
13.5.2
13.5.3
SSP operation
one of the following protocols. In addition, make the settings related to the communication speed in the
clock prescale registers SSPCPSR and SSPCR0 <SCR>.
mit FIFO, or when transmitted data is written in the transmit FIFO with the operation enabled.
mit interrupt will be generated. This interrupt can be used to write the initial data.
Settings for the SSP communication protocol must be made with the SSP disabled.
Control registers SSPCR0 and SSPCR1 need to configure this SSP as a master or slave operating under
This SSP supports the following protocols:
The transfer operation starts when the operation is enabled with the transmitted data written in the trans-
However, if the transmit FIFO contains only four or fewer entries when the operation is enabled, a trans-
When setting a frequency for fsys , the following conditions must be met.
Initial setting for SSP
Enabling SSP
Clock ratios
Note:When the SSP is in the SPI slave mode and the SPFSS pin is not used, be sure to transmit data of
Note:The maximum baud-rate in the master mode is equal or less than 10Mbps.
・ SPI
・ SSI
・ Microwire
・ In master mode
・ In slave mode
one byte or more in the FIFO before enabling the operation. If the operation is enabled with the trans-
mit FIFO empty, the transfer data will not be output correctly.
f
f
f
f
SPCLK
SPCLK
SPCLK
SPCLK
(minimum) → f
(maximum) → f
(minimum) → f
(maximum) → f
sys
sys
sys
sys
/(254×256)
/(254×256)
/4
/12
Page 399
TMPM361F10FG

Related parts for TMPM361F10FG