TMPM361F10FG Toshiba, TMPM361F10FG Datasheet - Page 87

no-image

TMPM361F10FG

Manufacturer Part Number
TMPM361F10FG
Description
Manufacturer
Toshiba
Datasheet

Specifications of TMPM361F10FG

Product Summaries
Summary
Lead Free
Yes
Rohs Compatible Product(s)
Contact Us
Rom (kbytes)
1024K
Rom Type
Flash
Ram (kbytes)
64K
Number Of Pins
100
Package
LQFP(14Ã?14)
Vcc
3V
Cpu Mhz
64
Ssp (ch) Spi
1
I2c/sio (ch)
3
Uart/sio (ch)
5
Usb
-
Can
-
Ethernet
-
External Bus Interface
Y
Cs/wait Controller (ch)
4
Dma Controller
2
10-bit Da Converter
-
10-bit Ad Converter
8
12-bit Ad Converter
-
16-bit Timer / Counter
16
Motor / Igbt Control
-
Real Time Clock
1
Watchdog Timer
Y
Osc Freq Detect
-
Clock Gear
Y
Low-power Hold Function
Y
Remote Control Interface
Y
Hardware Cec Controller
Y
Comparators
-
Low-voltage Detector
-
Etm Hardware Trace
4-bit

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TMPM361F10FG
Manufacturer:
Toshiba
Quantity:
10 000
7.1.2.2
rupt service routine. This is called "pre-emption".
(1)
(2)
(3)
(4)
When an exception occurs, the CPU suspends the currently executing process and branches to the inter-
Exception Handling and Branch to the Interrupt Service Routine (Pre-emption)
stack in the following order :
the state of the stack after the register contents have been pushed.
tor table is located at address 0x0000_0000 in the Code area.By setting the Vector Table Offset Reg-
ister, you can place the vector table at any address in the Code or SRAM space.
the CPU handles the higher priority exception first. This is called "late-arriving".
sponding ISR, but the CPU does not newly push the register contents to the stack.
When the CPU detects an exception, it pushes the contents of the following eight registers to the
The SP is decremented by eight words by the completion of the stack push.The following shows
The CPU enables instruction to fetch the interrupt processing with data store to the register.
Prepare a vector table containing the top addresses of ISRs for each exception.After reset, the vec-
The vector table should also contain the initial value of the main stack.
If the CPU detects a higher priority exception before executing the ISR for a previous exception,
A late-arriving exception causes the CPU to fetch a new vector address for branching to the corre-
The vector table is configured as shown below.
Stacking
fetching an ISR
Late-arriving
Vector table
・ Program Counter (PC)
・ Program Status Register (xPSR)
・ r0 to r3
・ r12
・ Link Register (LR)
Old SP →
SP →
Page 63
<previous>
xPSR
PC
r12
LR
r3
r2
r1
r0
TMPM361F10FG

Related parts for TMPM361F10FG