TMPM361F10FG Toshiba, TMPM361F10FG Datasheet - Page 426

no-image

TMPM361F10FG

Manufacturer Part Number
TMPM361F10FG
Description
Manufacturer
Toshiba
Datasheet

Specifications of TMPM361F10FG

Product Summaries
Summary
Lead Free
Yes
Rohs Compatible Product(s)
Contact Us
Rom (kbytes)
1024K
Rom Type
Flash
Ram (kbytes)
64K
Number Of Pins
100
Package
LQFP(14Ã?14)
Vcc
3V
Cpu Mhz
64
Ssp (ch) Spi
1
I2c/sio (ch)
3
Uart/sio (ch)
5
Usb
-
Can
-
Ethernet
-
External Bus Interface
Y
Cs/wait Controller (ch)
4
Dma Controller
2
10-bit Da Converter
-
10-bit Ad Converter
8
12-bit Ad Converter
-
16-bit Timer / Counter
16
Motor / Igbt Control
-
Real Time Clock
1
Watchdog Timer
Y
Osc Freq Detect
-
Clock Gear
Y
Low-power Hold Function
Y
Remote Control Interface
Y
Hardware Cec Controller
Y
Comparators
-
Low-voltage Detector
-
Etm Hardware Trace
4-bit

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TMPM361F10FG
Manufacturer:
Toshiba
Quantity:
10 000
13.6
Frame Format
13.6.2
Figure 13-5 SPI frame format (continuous transfer,<SPO>="0" & <SPH>="0")
mat is that the <SPO> and <SPH> bits in the SSPCR0 register can be used to set the SPCLK operation timing.
Figure 13-4 SPI frame format (single transfer, <SPO>="0" & <SPH>="0")
Note 1: When transmission is disable, SPDO terminal doesn't output and is high impedance status. This terminal needs
Note 2: SPDI terminal is always input and internal gate is open. In case of transmission signal will be high impedance sta-
The SPI interface has 4 lines. SPFSS is used for slave selection. One of the main features of the SPI for-
SSPCR0 <SPO> is used to set the level at which SPCLK in idle state is held.
SSPCR0 <SPH> is used to select the clock edge at which data is latched.
SPI frame format
to add suitable pull-up/down resistance to valid the voltage level.
tus, this terminal needs to add suitable pull-up/down resistance to valid the voltage level.
SPFSS
SPDO
SPDI
SPCLK
SPCLK
SPFSS
SPDO
SPDI
0
1
LSB
LSB
Hi-Z(Note1
Hi-Z(Note2)
Hi-Z(Note2)
SSPCR0<SPO>
"High" state
"Low" state
MSB
MSB
MSB
MSB
Page 402
to 16bit
Capture data at the 2nd clock edge.
LSB
LSB
Capture data at the 1st clock edge.
LSB
LSB
Hi-Z(Note2)
SSPCR0<SPH>
Hi-Z(Note2
Hi-Z(Note1
MSB
MSB
TMPM361F10FG

Related parts for TMPM361F10FG