TMPM361F10FG Toshiba, TMPM361F10FG Datasheet - Page 265

no-image

TMPM361F10FG

Manufacturer Part Number
TMPM361F10FG
Description
Manufacturer
Toshiba
Datasheet

Specifications of TMPM361F10FG

Product Summaries
Summary
Lead Free
Yes
Rohs Compatible Product(s)
Contact Us
Rom (kbytes)
1024K
Rom Type
Flash
Ram (kbytes)
64K
Number Of Pins
100
Package
LQFP(14Ã?14)
Vcc
3V
Cpu Mhz
64
Ssp (ch) Spi
1
I2c/sio (ch)
3
Uart/sio (ch)
5
Usb
-
Can
-
Ethernet
-
External Bus Interface
Y
Cs/wait Controller (ch)
4
Dma Controller
2
10-bit Da Converter
-
10-bit Ad Converter
8
12-bit Ad Converter
-
16-bit Timer / Counter
16
Motor / Igbt Control
-
Real Time Clock
1
Watchdog Timer
Y
Osc Freq Detect
-
Clock Gear
Y
Low-power Hold Function
Y
Remote Control Interface
Y
Hardware Cec Controller
Y
Comparators
-
Low-voltage Detector
-
Etm Hardware Trace
4-bit

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TMPM361F10FG
Manufacturer:
Toshiba
Quantity:
10 000
9. DMA Controller(DMAC)
9.1
Note 1: 1 word = 32 bits
Note 2: Following transfer type is not supported : From Peripheral circuit (register) to Peripheral circuit (register)
Function Overview
The table below lists its major functions.
Table 9-1 DMA controller functions
Number of channels 2ch (1 Unit)
Bus master
Priority
FIFO
Bus width
Burst size
Number of transfers
Address
Endian
Transfer type
Interrupt function
Special Function
Item
Hardware start
Software start
32bit × 1 (AHB)
(High) DMA ch0 to DMA ch1 (Low)
4word × 2ch
8/16/32bit
1/4/8/16/32/64/128/256
up to 4095
Transfer source ad-
dress
Transfer destination
address
Only little endian is supported.
Memory → peripheral circuit (register)
Peripheral circuit (register) → memory
Memory → memory
(note 2)
Transfer end interrupt
Error interrupt
Scatter/gather function
Function
incr / no-incr
incr / no-incr
Page 241
Supports DMA requests for peripheral IPs.
(Refer to Table 9-3)
Started with a write operation to the DMACx-
SoftBReq register.
Fixed by hardware
Settable individually for transfer source and
destination.
It is possible to specify whether Source
and Destination addresses should incre-
ment or should not increment (should be
fixed).
(Address wrapping is not supported.)
When "memory → memory" is selected,
hardware startup by DMA is not supported.
See the DMACCxConfiguration register for
more information.
Overview
TMPM361F10FG

Related parts for TMPM361F10FG