TMPM361F10FG Toshiba, TMPM361F10FG Datasheet - Page 385

no-image

TMPM361F10FG

Manufacturer Part Number
TMPM361F10FG
Description
Manufacturer
Toshiba
Datasheet

Specifications of TMPM361F10FG

Product Summaries
Summary
Lead Free
Yes
Rohs Compatible Product(s)
Contact Us
Rom (kbytes)
1024K
Rom Type
Flash
Ram (kbytes)
64K
Number Of Pins
100
Package
LQFP(14Ã?14)
Vcc
3V
Cpu Mhz
64
Ssp (ch) Spi
1
I2c/sio (ch)
3
Uart/sio (ch)
5
Usb
-
Can
-
Ethernet
-
External Bus Interface
Y
Cs/wait Controller (ch)
4
Dma Controller
2
10-bit Da Converter
-
10-bit Ad Converter
8
12-bit Ad Converter
-
16-bit Timer / Counter
16
Motor / Igbt Control
-
Real Time Clock
1
Watchdog Timer
Y
Osc Freq Detect
-
Clock Gear
Y
Low-power Hold Function
Y
Remote Control Interface
Y
Hardware Cec Controller
Y
Comparators
-
Low-voltage Detector
-
Etm Hardware Trace
4-bit

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TMPM361F10FG
Manufacturer:
Toshiba
Quantity:
10 000
12.12.3
12.12.3.1
12.12.3.2
Figure 12-7 Operation of Transmission Buffer (Double buffer is enabled)
rupt INTTXx is generated upon completion of data transmission.
mit buffer is moved to the transmit shift register. The INTTXx interrupt is generated at the same time
and the transmit buffer empty flag (SCxMOD2<TBEMP>) is set to "1". This flag indicates that the next
transmit data can be written. When the next data is written to the transmit buffer, the <TBEMP> flag is
cleared to "0".
Once transmission is enabled, data is transferred to the transmit shift register from the transmit buffer and
start transmission. If data exists in the FIFO, the data is moved to the transmit buffer immediately, and
the <TBEMP> flag is cleared to "0".
shown as below.
transmit buffer or FIFO, and setting the SCxMOD1<TXE> bit to "1". When the last transmit data is
moved to the transmit buffer, the transmit FIFO interrupt is generated. When transmission of the last data
is completed, the clock is stopped and the transmission sequence is terminated.
TX interrupt (INTTXx)
Transmit Operation
SCxMOD2<TBEMP>
If double buffering is disabled, the CPU writes data only to Transmit shift Buffer and the transmit inter-
If double buffering is enabled (including the case the transmit FIFO is enabled), data written to the trans-
When FIFO is enabled, the maximum 5-byte data can be stored using the transmit buffer and FIFO.
Settings and operations to transmit 4-byte data stream by setting the transfer mode to half duplex are
After above settings are configured, data transmission can be initiated by writing 5 bytes of data to the
Transmit shift register
Note:To use TX FIFO buffer, TX FIFO must be cleared after setting the SIO transfer mode (half du-
Operation of Transmission Buffer
Transmit FIFO Operation
SCxMOD1[6:5] =10
SCxFCNF[4:0] = 11011
SCxTFC[1:0] = 00
SCxTFC[7:6] = 11
SCxFCNF[0] = 1
Write data
plex/ full duplex) and enabling FIFO (SCxFCNF<CNFG>="1").
Transmit buffer
:Transfer mode is set to half duplex.
:Transmission is automatically disabled if FIFO becomes empty.
:The number of bytes to be used in the receive FIFO is the same as the interrupt
:generation fill level.
:Sets the interrupt generation fill level to "0".
:Clears receive FIFO and sets the condition of interrupt generation.
:Enable FIFO
DATA 1
Page 361
DATA 1
DATA 2
TMPM361F10FG

Related parts for TMPM361F10FG