TMPM361F10FG Toshiba, TMPM361F10FG Datasheet - Page 429

no-image

TMPM361F10FG

Manufacturer Part Number
TMPM361F10FG
Description
Manufacturer
Toshiba
Datasheet

Specifications of TMPM361F10FG

Product Summaries
Summary
Lead Free
Yes
Rohs Compatible Product(s)
Contact Us
Rom (kbytes)
1024K
Rom Type
Flash
Ram (kbytes)
64K
Number Of Pins
100
Package
LQFP(14Ã?14)
Vcc
3V
Cpu Mhz
64
Ssp (ch) Spi
1
I2c/sio (ch)
3
Uart/sio (ch)
5
Usb
-
Can
-
Ethernet
-
External Bus Interface
Y
Cs/wait Controller (ch)
4
Dma Controller
2
10-bit Da Converter
-
10-bit Ad Converter
8
12-bit Ad Converter
-
16-bit Timer / Counter
16
Motor / Igbt Control
-
Real Time Clock
1
Watchdog Timer
Y
Osc Freq Detect
-
Clock Gear
Y
Low-power Hold Function
Y
Remote Control Interface
Y
Hardware Cec Controller
Y
Comparators
-
Low-voltage Detector
-
Etm Hardware Trace
4-bit

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TMPM361F10FG
Manufacturer:
Toshiba
Quantity:
10 000
er, the SPFSS line is continuously asserted (held Low) and transmission of data occurs back to back.
frame. Each of the received values is transferred from the receive shifter on the falling edge of SPCLK, after
the LSB of the frame has been latched into the SSP.
Note 1: When transmission is disabled, SPDO terminal doesn't output and is high impedance status. This terminal
Note 2: SPDI terminal is always input and internal gate is open. In case of transmission signal will be high impedance sta-
For continuous transfers, data transmission begins and ends in the same manner as a single transfer. Howev-
The control byte of the next frame follows directly after the LSB of the received data from the current
Note:The off-chip slave device can tristate the receive line either on the falling edge of SPCLK after the
Note:[Example of connection] The SSP does not support dynamic switching between the master and
SPCLK
SPFSS
SPDO
SPDI
LSB has been latched by the receive shifter, or when the SPFSS pin goes "High".
needs to add suitable pull-up/down resistance to fix the voltage level.
tus, this terminal needs to add suitable pull-up/down resistance to fix the voltage level.
slave in the system. Each sample SSP is configured and connected as either a master or slave.
Figure 13-7 Microwire frame format (continuous transfer)
Hi-Z(Note2
LSB
Hi-Z(Note1
MSB
4 to 16bit
Page 405
LSB
MSB
Hi-Z(Note2
8bit
LSB
Hi-Z(Note1
MSB
TMPM361F10FG

Related parts for TMPM361F10FG