TMPM361F10FG Toshiba, TMPM361F10FG Datasheet - Page 63

no-image

TMPM361F10FG

Manufacturer Part Number
TMPM361F10FG
Description
Manufacturer
Toshiba
Datasheet

Specifications of TMPM361F10FG

Product Summaries
Summary
Lead Free
Yes
Rohs Compatible Product(s)
Contact Us
Rom (kbytes)
1024K
Rom Type
Flash
Ram (kbytes)
64K
Number Of Pins
100
Package
LQFP(14Ã?14)
Vcc
3V
Cpu Mhz
64
Ssp (ch) Spi
1
I2c/sio (ch)
3
Uart/sio (ch)
5
Usb
-
Can
-
Ethernet
-
External Bus Interface
Y
Cs/wait Controller (ch)
4
Dma Controller
2
10-bit Da Converter
-
10-bit Ad Converter
8
12-bit Ad Converter
-
16-bit Timer / Counter
16
Motor / Igbt Control
-
Real Time Clock
1
Watchdog Timer
Y
Osc Freq Detect
-
Clock Gear
Y
Low-power Hold Function
Y
Remote Control Interface
Y
Hardware Cec Controller
Y
Comparators
-
Low-voltage Detector
-
Etm Hardware Trace
4-bit

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TMPM361F10FG
Manufacturer:
Toshiba
Quantity:
10 000
6.3
6.3.1
6.3.2
Clock control
IDLE2, SLEEP, STOP).
or X2 pin.
Clock System Block Diagram
Initial Values after Reset
Each clock is defined as follows :
The high-speed clock fc and the prescaler clock φT0 are dividable as follows.
CPU uses the following clocks. HCLK and FCLK stop in the low power consumption mode (IDLE1,
Reset operation initializes the clock configuration as follows.
Reset operation causes all the clock configurations excluding the low-speed clock (fs) to be the same as fosc.
For example, reset operation configures fsys as 10MHz when a 10MHz oscillator is connected to the X1
High-speed oscillator
Low-speed oscillator
PLL (Phase locked loop circuit)
High-speed clock gear
fosc
fs
fpll
fc
fgear
fsys
fperiph
φT0
High-speed clock
Prescaler clock
HCLK,FCLK
STCLK (Systick timer)
fc = fosc
fsys = fosc
φT0 = fosc
: Clock input from the X1 and X2 pins
: Clock input from the XT1 and XT2 pins (low-speed clock)
: Clock quadrupled or octupled by PLL
: Clock specified by CGPLLSEL<PLLSEL> (high-speed clock)
: Clock specified by CGSYSCR<GEAR[2:0]>
: Clock specified by CGCKSEL<SYSCK> (system clock)
: Clock specified by CGSYSCR<FPSEL0>
: Clock specified by CGSYSCR<FPSEL1> (Prescaler clock)
: fc, fc/2, fc/4, fc/8
: fs, fperiph, fperiph/2, fperiph/4, fperiph/8, fperiph/16, fperiph/32
: fsys
: fosc/32
: oscillating
: oscillating
: stop
: fc (no frequency dividing)
Page 39
TMPM361F10FG

Related parts for TMPM361F10FG