DF2148BTE20 Renesas Electronics America, DF2148BTE20 Datasheet - Page 200

IC H8S MCU FLASH 128K 100-QFP

DF2148BTE20

Manufacturer Part Number
DF2148BTE20
Description
IC H8S MCU FLASH 128K 100-QFP
Manufacturer
Renesas Electronics America
Series
H8® H8S/2100r
Datasheets

Specifications of DF2148BTE20

Core Processor
H8S/2000
Core Size
16-Bit
Speed
20MHz
Connectivity
I²C, IrDA, SCI, X-Bus
Peripherals
PWM, WDT
Number Of I /o
74
Program Memory Size
128KB (128K x 8)
Program Memory Type
FLASH
Ram Size
4K x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Data Converters
A/D 8x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
100-TQFP, 100-VQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Other names
HD64F2148BTE20
HD64F2148BTE20

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DF2148BTE20V
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Section 6 Bus Controller (BSC)
6.8
The bus controller has a bus arbiter that arbitrates bus master operations. There are two bus
masters – the CPU and DTC – that perform read/write operations when they have possession of
the bus.
6.8.1
Each bus master requests the bus by means of a bus request signal. The bus arbiter detects the bus
masters' bus request signals, and if a bus request occurs, it sends a bus request acknowledge signal
to the bus master making the request at the designated timing. If there are bus requests from more
than one bus master, the bus request acknowledge signal is sent to the one with the highest
priority. When a bus master receives the bus request acknowledge signal, it takes possession of the
bus until that signal is canceled. The order of priority of the bus masters is as follows:
6.8.2
When a bus request is received from a bus master with a higher priority than that of the bus master
that has acquired the bus and is currently operating, the bus is not necessarily transferred
immediately. Each bus master can relinquish the bus at the timings given below.
CPU: The CPU is the lowest-priority bus master, and if a bus request is received from the DTC,
the bus arbiter transfers the bus to the DTC.
DTC: The DTC has the highest bus master priority. The DTC sends the bus arbiter a request for
the bus when an activation request is generated. The DTC does not release the bus until it
completes its operation.
Rev. 3.00 Mar 21, 2006 page 144 of 788
REJ09B0300-0300
DTC bus transfer timing
The bus is transferred at a break between bus cycles. However, if a bus cycle is executed in
discrete operations, as in the case of a longword-size access, the bus is not transferred
between the component operations. For details, refer to the H8S/2600 Series, H8S/2000
Series Programming Manual.
If the CPU is in sleep mode, the bus is transferred immediately.
Bus Arbitration
Priority of Bus Masters
(High) DTC > CPU (Low)
Bus Transfer Timing

Related parts for DF2148BTE20