UPD70F3771GF-GAT-AX Renesas Electronics America, UPD70F3771GF-GAT-AX Datasheet - Page 1035

no-image

UPD70F3771GF-GAT-AX

Manufacturer Part Number
UPD70F3771GF-GAT-AX
Description
MCU 32BIT V850ES/JX3-H 128-LQFP
Manufacturer
Renesas Electronics America
Series
V850ES/Jx3-Hr
Datasheet

Specifications of UPD70F3771GF-GAT-AX

Core Processor
RISC
Core Size
32-Bit
Speed
48MHz
Connectivity
CAN, CSI, EBI/EMI, I²C, UART/USART, USB
Peripherals
DMA, LVD, PWM, WDT
Number Of I /o
96
Program Memory Size
256KB (256K x 8)
Program Memory Type
FLASH
Ram Size
40K x 8
Voltage - Supply (vcc/vdd)
2.85 V ~ 3.6 V
Data Converters
A/D 12x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
*
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
UPD70F3771GF-GAT-AX
Manufacturer:
Renesas Electronics America
Quantity:
10 000
V850ES/JG3-H, V850ES/JH3-H
R01UH0042EJ0400 Rev.4.00
Sep 30, 2010
CAN sleep mode
release by user
Note The state in which the CAN clock is supplied means the state in which the CAN sleep mode is set
Clear PSMODE0 bit = 1
Set PSMODE0 bit = 0
Clear PSMODE0 bit.
without setting any of the following CPU standby modes.
• STOP mode
• IDLE1 and IDLE2 modes
• The main clock has been stopped in subclock operation mode or sub-IDLE mode
Figure 20-53. Clear CAN Sleep/Stop Mode
Clear PSMODE1 bit = 1
Set PSMODE1 bit = 0
Clear PSMODE1 bit.
After dominant edge
Clear CINTS5 bit = 1
PSMODE0 bit = 0
Clear CINTS5 bit.
CAN sleep mode
CAN stop mode
CINTS5 bit = 1
detection,
START
END
(When CAN clock is not supplied)
CAN sleep mode release when
CAN bus becomes active
Clear PSMODE0 bit = 1
Set PSMODE0 bit = 0
After dominant edge
Clear PSMODE0 bit.
Clear CINTS5 bit = 1
CHAPTER 20 CAN CONTROLLER
PSMODE0 bit = 0/1
Clear CINTS5 bit.
CINTS5 bit = 1
detection,
(When CAN clock is supplied
CAN sleep mode release when
CAN bus becomes active
Page 1035 of 1509
Note
)

Related parts for UPD70F3771GF-GAT-AX