UPD70F3771GF-GAT-AX Renesas Electronics America, UPD70F3771GF-GAT-AX Datasheet - Page 406

no-image

UPD70F3771GF-GAT-AX

Manufacturer Part Number
UPD70F3771GF-GAT-AX
Description
MCU 32BIT V850ES/JX3-H 128-LQFP
Manufacturer
Renesas Electronics America
Series
V850ES/Jx3-Hr
Datasheet

Specifications of UPD70F3771GF-GAT-AX

Core Processor
RISC
Core Size
32-Bit
Speed
48MHz
Connectivity
CAN, CSI, EBI/EMI, I²C, UART/USART, USB
Peripherals
DMA, LVD, PWM, WDT
Number Of I /o
96
Program Memory Size
256KB (256K x 8)
Program Memory Type
FLASH
Ram Size
40K x 8
Voltage - Supply (vcc/vdd)
2.85 V ~ 3.6 V
Data Converters
A/D 12x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
*
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
UPD70F3771GF-GAT-AX
Manufacturer:
Renesas Electronics America
Quantity:
10 000
V850ES/JG3-H, V850ES/JH3-H
R01UH0042EJ0400 Rev.4.00
Sep 30, 2010
TABnCTL1
TABnCTL0
TABnIOC0
(a) TABn control register 0 (TABnCTL0)
(b) TABn control register 1 (TABnCTL1)
(c) TABn I/O control register 0 (TABnIOC0)
Note The setting is invalid when the TABnCTL1.TABnEEE bit = 1
Remark
TABnOL3
TABnSYE
TABnCE
0/1
0/1
0
n = 0, 1
TABnOE3 TABnOL2 TABnOE2
TABnEST
Figure 8-31. Register Setting in Free-Running Timer Mode (1/3)
0/1
0
0
TABnEEE
0/1
0/1
0
0/1
0
0
TABnOL1
CHAPTER 8 16-BIT TIMER/EVENT COUNTER AB (TAB)
0/1
0
0
TABnMD2 TABnMD1 TABnMD0
TABnCKS2 TABnCKS1 TABnCKS0
TABnOE1 TABnOL0 TABnOE0
0/1
0/1
1
0/1
0/1
0
0/1
0/1
1
1, 0, 1:
Free-running mode
0: Disable TOABn0 pin output
1: Enable TOABn0 pin output
0: Disable TOABn1 pin output
1: Enable TOABn1 pin output
Setting of output level with
operation of TOABn1 pin
disabled
0: Low level
1: High level
Setting of output level with
operation of TOABn0 pin disabled
0: Low level
1: High level
0: Disable TOABn2 pin output
1: Enable TOABn2 pin output
Setting of output level with
operation of TOABn2 pin
disabled
0: Low level
1: High level
0: Disable TOABn3 pin output
1: Enable TOABn3 pin output
Setting of output level with
operation of TOABn3 pin
disabled
0: Low level
1: High level
Select count clock
0: Stop counting
1: Enable counting
0: Operate with count
1: Count by external
clock selected by
TABnCKS0 to TABnCKS2 bits
event count input signal
Page 406 of 1509
Note

Related parts for UPD70F3771GF-GAT-AX