TMPM330FWFG Toshiba, TMPM330FWFG Datasheet - Page 440

no-image

TMPM330FWFG

Manufacturer Part Number
TMPM330FWFG
Description
Microcontrollers (MCU) MCU w/ ARM Cortex-M3 128K FLASH, 8K SRAM
Manufacturer
Toshiba
Datasheets

Specifications of TMPM330FWFG

Processor Series
TX03
Core
ARM Cortex M3
3rd Party Development Tools
MDK-ARM, RL-ARM, ULINK2
Product Summaries
Summary
Lead Free
Yes
Rohs Compatible Product(s)
Available
Rom (kbytes)
128K
Rom Type
Flash
Ram (kbytes)
8K
Number Of Pins
100
Package
LQFP(14×14)
Vcc
3V
Cpu Mhz
40
Ssp (ch) Spi
-
I2c/sio (ch)
3
Uart/sio (ch)
3
Usb
-
Can
-
Ethernet
-
External Bus Interface
-
Cs/wait Controller (ch)
-
Dma Controller
-
10-bit Da Converter
-
10-bit Ad Converter
12
12-bit Ad Converter
-
16-bit Timer / Counter
10
Motor / Igbt Control
-
Real Time Clock
1
Watchdog Timer
Y
Osc Freq Detect
-
Clock Gear
Y
Low-power Hold Function
-
Remote Control Interface
Y
Hardware Cec Controller
Y
Comparators
-
Low-voltage Detector
-
Etm Hardware Trace
4-bit
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TMPM330FWFG
Manufacturer:
Toshiba
Quantity:
10 000
18 Flash Memory Operation
4) Automatic programming of protection bits (for each block)
(Note) Software reset is ineffective in the seventh bus write cycle of the automatic
This device is implemented with protection bits. This protection can be set for each block.
See Table 18-20 for table of protection bit addresses. This device assigns 1 bit to 1 block as
a protection bit. The applicable protection bit is specified by PBA in the seventh bus write
cycle. By automatically programming the protection bits, write and/or erase functions can be
inhibited (for protection) individually for each block. The protection status of each block can
be checked by the FLCS <BLPRO> register to be described later. This status of the
automatic programming operation to set protection bits can be checked by monitoring FLCS
<RDY/BSY> (See Table 18-15). Any new command sequence is not accepted while
automatic programming is in progress to program the protection bits. If it is desired to stop
the programming operation, use the hardware reset function. In this case, it is necessary to
perform the programming operation again because the protection bits may not have been
correctly programmed. If all the protection bits have been programmed, all the FLCS
<BLPRO> bits are set to "1" indicating that it is in the protected state (See Table 18-15). This
disables subsequent writing and erasing of all blocks.
protection bit programming command. The FLCS <RDY/BSY> bit turns to
"0" after entering the seventh bus write cycle.
Under development
Page428
TMPM330

Related parts for TMPM330FWFG