UPD70F3786GJ-GAE-AX Renesas Electronics America, UPD70F3786GJ-GAE-AX Datasheet - Page 1013

no-image

UPD70F3786GJ-GAE-AX

Manufacturer Part Number
UPD70F3786GJ-GAE-AX
Description
MCU 32BIT V850ES/JX3-E 144-LQFP
Manufacturer
Renesas Electronics America
Series
V850ES/Jx3-Er
Datasheet

Specifications of UPD70F3786GJ-GAE-AX

Core Processor
RISC
Core Size
32-Bit
Speed
50MHz
Connectivity
CAN, CSI, EBI/EMI, Ethernet, I²C, UART/USART, USB
Peripherals
DMA, LVD, PWM, WDT
Number Of I /o
100
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
124K x 8
Voltage - Supply (vcc/vdd)
2.85 V ~ 3.6 V
Data Converters
A/D 12x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
*
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
UPD70F3786GJ-GAE-AX
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
UPD70F3786GJ-GAE-AX
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
20.16 Communication Operations
The following shows three operation procedures together with flowcharts.
(1) Master operation in single master system
(2) Master operation in multimaster system
(3) Slave operation
The flowchart when using the V850ES/JH3-E and V850ES/JJ3-E as the master in a single master system is
shown below.
This flowchart is broadly divided into initial settings and communication processing. Execute the initial settings
at startup.
communication processing.
In the I
specifications when the bus takes part in a communication. Here, when data and the clock are at a high level
for a certain period (1 frame), the V850ES/JH3-E or V850ES/JJ3-E takes part in communication in a bus
release state.
This flowchart is broadly divided into initial settings, communication waiting, and communication processing.
The processing when the V850ES/JH3-E or V850ES/JJ3-E loses in arbitration and is specified as the slave is
omitted here, and only the processing as the master is shown. Execute the initial settings at startup to take
part in communication. Then, wait for the communication request as the master or wait for the specification as
the slave. The actual communication is performed in the communication processing, and includes arbitration
with other masters data as well as transmission/reception with the slave.
An example of when the V850ES/JH3-E or V850ES/JJ3-E is used as the slave of the I
below.
When used as the slave, operation is started by an interrupt. Execute the initial settings at startup, then wait
for INTIICn interrupt occurrence (communication waiting).
communication status is judged and its result is passed as a flag to the main processing.
By checking the flags, the necessary communication processing can be performed.
Remark
2
C0n bus multimaster system, whether the bus is released or used cannot be judged by the I
n = 0 to 3 (V850ES/JH3-E)
n = 0 to 4 (V850ES/JJ3-E)
If communication with a slave is required, prepare the communication and then execute
User’s Manual U19601EJ2V0UD
CHAPTER 20 I
2
C BUS
When the INTIICn interrupt occurs, the
2
C0n bus is shown
2
C bus
1011

Related parts for UPD70F3786GJ-GAE-AX