UPD70F3786GJ-GAE-AX Renesas Electronics America, UPD70F3786GJ-GAE-AX Datasheet - Page 393

no-image

UPD70F3786GJ-GAE-AX

Manufacturer Part Number
UPD70F3786GJ-GAE-AX
Description
MCU 32BIT V850ES/JX3-E 144-LQFP
Manufacturer
Renesas Electronics America
Series
V850ES/Jx3-Er
Datasheet

Specifications of UPD70F3786GJ-GAE-AX

Core Processor
RISC
Core Size
32-Bit
Speed
50MHz
Connectivity
CAN, CSI, EBI/EMI, Ethernet, I²C, UART/USART, USB
Peripherals
DMA, LVD, PWM, WDT
Number Of I /o
100
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
124K x 8
Voltage - Supply (vcc/vdd)
2.85 V ~ 3.6 V
Data Converters
A/D 12x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
*
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
UPD70F3786GJ-GAE-AX
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
UPD70F3786GJ-GAE-AX
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
cleared from FFFFH to 0000H, starts counting at the same time, and outputs a PWM waveform from the TOABnk pin.
If the trigger is generated again while the counter is operating, the counter is cleared to 0000H and restarted. (The
output of the TOABn0 pin is inverted. The TOABnk pin outputs a high level regardless of the status (high/low) when a
trigger is generated.)
its count value matches the value of the CCR0 buffer register, and the 16-bit counter is cleared to 0000H. The
compare match interrupt request signal (INTTABnCCk) is generated when the count value of the 16-bit counter
matches the value of the CCRk buffer register.
bit counter matches the value of the CCR0 buffer register and the 16-bit counter is cleared to 0000H.
used as the trigger.
TABnCTL0
TABn waits for a trigger when the TABnCE bit is set to 1. When the trigger is generated, the 16-bit counter is
The active level width, cycle, and duty factor of the PWM waveform can be calculated as follows.
The compare match request signal (INTTABnCC0) is generated when the 16-bit counter counts up next time after
The value set to the TABnCCRm register is transferred to the CCRm buffer register when the count value of the 16-
The valid edge of the external trigger input signal or setting the software trigger (TABnCTL1.TABnEST bit) to 1 is
Remark
Active level width = (Set value of TABnCCRk register) × Count clock cycle
Cycle = (Set value of TABnCCR0 register + 1) × Count clock cycle
Duty factor = (Set value of TABnCCRk register)/(Set value of TABnCCR0 register + 1)
(a) TABn control register 0 (TABnCTL0)
Note The setting is invalid when the TABnCTL1.TABnEEE bit = 1.
Remark
k = 1 to 3,
m = 0 to 3,
n = 0, 1
TABnCE
0/1
Figure 8-18. Setting of Registers in External Trigger Pulse Output Mode (1/3)
n = 0, 1
0
CHAPTER 8 16-BIT TIMER/EVENT COUNTER AB (TAB)
0
User’s Manual U19601EJ2V0UD
0
0
TABnCKS2 TABnCKS1 TABnCKS0
0/1
0/1
0/1
Select count clock
0: Stop counting
1: Enable counting
Note
391

Related parts for UPD70F3786GJ-GAE-AX