UPD70F3786GJ-GAE-AX Renesas Electronics America, UPD70F3786GJ-GAE-AX Datasheet - Page 977

no-image

UPD70F3786GJ-GAE-AX

Manufacturer Part Number
UPD70F3786GJ-GAE-AX
Description
MCU 32BIT V850ES/JX3-E 144-LQFP
Manufacturer
Renesas Electronics America
Series
V850ES/Jx3-Er
Datasheet

Specifications of UPD70F3786GJ-GAE-AX

Core Processor
RISC
Core Size
32-Bit
Speed
50MHz
Connectivity
CAN, CSI, EBI/EMI, Ethernet, I²C, UART/USART, USB
Peripherals
DMA, LVD, PWM, WDT
Number Of I /o
100
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
124K x 8
Voltage - Supply (vcc/vdd)
2.85 V ~ 3.6 V
Data Converters
A/D 12x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
*
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
UPD70F3786GJ-GAE-AX
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
UPD70F3786GJ-GAE-AX
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
20.6.4 ACK
receiving device, the reception is judged as normal and processing continues. The detection of ACK is confirmed
using the IICSn.ACKDn bit.
a stop condition. When the slave device is the receiving device and does not return ACK, the master device
generates either a stop condition or a restart condition, and then stops the current transmission. Failure to return ACK
may be caused by the following factors.
reception).
following the 7 address data bits causes the IICSn.TRCn bit to be set. Normally, set the ACKEn bit to 1 for reception
(TRCn bit = 0).
the subsequent data, clear the ACKEn bit to 0 to indicate to the master that no more data can be received.
the ACKEn bit to 0 to prevent ACK from being generated. This notifies the slave device (transmitting device) of the
end of the data transmission (transmission stopped).
ACK is generated if an address other than the local address is received (NACK).
ACK is used to confirm the serial data status of the transmitting and receiving devices.
The receiving device returns ACK for every 8 bits of data it receives.
The transmitting device normally receives ACK after transmitting 8 bits of data. When ACK is returned from the
When the master device is the receiving device, after receiving the final data, it does not return ACK and generates
(a) Reception was not performed normally.
(b) The final data was received.
(c) The receiving device (slave) does not exist at the specified address.
When the receiving device sets the SDA0n line to low level during the ninth clock, ACK is generated (normal
When the IICCn.ACKEn bit is set to 1, automatic ACK generation is enabled. Transmission of the eighth bit
When the slave device is receiving (when TRCn bit = 0), if the slave device cannot receive data or does not need
Similarly, when the master device is receiving (when TRCn bit = 0) and the subsequent data is not needed, clear
When the local address is received, ACK is automatically generated regardless of the value of the ACKEn bit. No
When receiving the extension code, set the ACKEn bit to 1 in advance to generate ACK.
The ACK generation method during data reception is based on the wait timing setting, as described by the following.
• When 8-clock wait is selected (IICCn.WTIMn bit = 0):
• When 9-clock wait is selected (IICCn.WTIMn bit = 1):
Remark
ACK is generated in synchronization with the falling edge of the SCL0n pin’s eighth clock if the ACKEn bit is set
to 1 before wait state cancellation.
ACK is generated if the ACKEn bit is set to 1 in advance.
n = 0 to 3 (V850ES/JH3-E)
n = 0 to 4 (V850ES/JJ3-E)
SDA0n
SCL0n
AD6
1
AD5
User’s Manual U19601EJ2V0UD
2
CHAPTER 20 I
Figure 20-12. ACK
AD4
3
AD3
4
2
C BUS
AD2
5
AD1
6
AD0
7
R/W ACK
8
9
975

Related parts for UPD70F3786GJ-GAE-AX