mcf51ac256a Freescale Semiconductor, Inc, mcf51ac256a Datasheet - Page 533

no-image

mcf51ac256a

Manufacturer Part Number
mcf51ac256a
Description
Mcf51ac Flexis
Manufacturer
Freescale Semiconductor, Inc
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
mcf51ac256aCFGE
Manufacturer:
FREESCALE
Quantity:
2 400
Part Number:
mcf51ac256aCFGE
Manufacturer:
FREESCALE
Quantity:
2 400
Part Number:
mcf51ac256aCFUE
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mcf51ac256aCLKE
Manufacturer:
FREESCALE
Quantity:
1 500
Part Number:
mcf51ac256aCLKE
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mcf51ac256aCPUE
Manufacturer:
MURATA
Quantity:
1 000
The host measures the low time of this 128-cycle sync response pulse and determines the correct speed for
subsequent BDC communications. Typically, the host can determine the correct communication speed
within a few percent of the actual target speed and the serial protocol can easily tolerate this speed error.
22.4.1.5.2
Disables the serial communication handshake protocol. The subsequent commands, issued after the
ACK_DISABLE command, do not execute the hardware handshake protocol. This command is not
followed by an ACK pulse.
22.4.1.5.3
Enables the hardware handshake protocol in the serial communication. The hardware handshake is
implemented by an acknowledge (ACK) pulse issued by the target MCU in response to a host command.
The ACK_ENABLE command is interpreted and executed in the BDC logic without the need to interface
with the CPU. However, an acknowledge (ACK) pulse is issued by the target device after this command
is executed. This feature can be used by the host to evaluate if the target supports the hardware handshake
protocol. If the target supports the hardware handshake protocol, subsequent commands are enabled to
execute the hardware handshake protocol, otherwise this command is ignored by the target.
For additional information about the hardware handshake protocol, refer to
Interface Hardware Handshake Protocol,”
Freescale Semiconductor
2. Delays 16 cycles to allow the host to stop driving the high speed-up pulse.
3. Drives BKGD low for 128 BDC clock cycles.
4. Drives a 1-cycle high speed-up pulse to force a fast rise time on BKGD.
5. Removes all drive to the BKGD pin so it reverts to high impedance.
Disable host/target handshake protocol
Enable host/target handshake protocol
ACK_DISABLE
ACK_ENABLE
MCF51AC256 ColdFire Integrated Microcontroller Reference Manual, Rev. 5
host →
host →
target
target
0x03
0x02
D
D
L
Y
L
Y
and
Section 22.4.1.7, “Hardware Handshake Abort Procedure.”
Version 1 ColdFire Debug (CF1_DEBUG)
Section 22.4.1.6, “Serial
Always Available
Always Available
22-41

Related parts for mcf51ac256a