AT91SAM9G45-EKES Atmel, AT91SAM9G45-EKES Datasheet - Page 74

KIT EVAL FOR AT91SAM9G45

AT91SAM9G45-EKES

Manufacturer Part Number
AT91SAM9G45-EKES
Description
KIT EVAL FOR AT91SAM9G45
Manufacturer
Atmel
Series
AT91SAM Smart ARMr
Type
MCUr

Specifications of AT91SAM9G45-EKES

Contents
Board
Processor To Be Evaluated
SAM9G45
Data Bus Width
32 bit
Interface Type
I2C, SPI, UART
Maximum Operating Temperature
+ 50 C
Minimum Operating Temperature
- 10 C
Operating Supply Voltage
1.8 V to 3.3 V
For Use With/related Products
AT91SAM9G45
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
Q4626953
Figure 12-4. General Reset State
74
AT91SAM9G45
Backup Supply
backup_nreset
periph_nreset
Main Supply
POR output
POR output
proc_nreset
(nrst_out)
RSTTYP
SLCK
NRST
MCK
device. The length of startup time is hardcoded to comply with the Slow Clock Oscillator startup
time.
After this time, the processor clock is released at Slow Clock and all the other signals remain
valid for 3 cycles for proper processor and logic reset. Then, all the reset signals are released
and the field RSTTYP in RSTC_SR reports a General Reset. As the RSTC_MR is reset, the
NRST line rises 2 cycles after the backup_nreset, as ERSTL defaults at value 0x0.
When VDDBU is detected low by the Backup Supply POR Cell, all resets signals are immedi-
ately asserted, even if the Main Supply POR Cell does not report a Main Supply shutdown.
VDDBU only activates the backup_nreset signal.
The backup_nreset must be released so that any other reset can be generated by VDDCORE
(Main Supply POR output).
Figure 12-4
Startup Time
shows how the General Reset affects the reset signals.
XXX
Processor Startup
EXTERNAL RESET LENGTH
= 3 cycles
= 2 cycles
BMS Sampling
0x0 = General Reset
Freq.
Any
6438F–ATARM–21-Jun-10
XXX

Related parts for AT91SAM9G45-EKES