AT91SAM9G45-EKES Atmel, AT91SAM9G45-EKES Datasheet - Page 948

KIT EVAL FOR AT91SAM9G45

AT91SAM9G45-EKES

Manufacturer Part Number
AT91SAM9G45-EKES
Description
KIT EVAL FOR AT91SAM9G45
Manufacturer
Atmel
Series
AT91SAM Smart ARMr
Type
MCUr

Specifications of AT91SAM9G45-EKES

Contents
Board
Processor To Be Evaluated
SAM9G45
Data Bus Width
32 bit
Interface Type
I2C, SPI, UART
Maximum Operating Temperature
+ 50 C
Minimum Operating Temperature
- 10 C
Operating Supply Voltage
1.8 V to 3.3 V
For Use With/related Products
AT91SAM9G45
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
Q4626953
6438F–ATARM–21-Jun-10
The vertical position can be easily calculated by dividing the data at offset 0 (X
at offset 1 (Y
The horizontal position can be easily calculated by dividing the data at offset 2 (Y
data at offset 3 (X
if the bit PRES in
measure both position and pressure.
The resulting buffer is 16 bits wide and its structure stored in memory is:
1. X
2. Y
3. Y
4. X
5. AD4 to AD7 if enabled.
1. If SLEEP is set, wake up the ADC cell and wait for the Startup Time.
2. Close the switches on the inputs X
3. Convert Channel X
4. Close the switches on the inputs X
5. Convert Channel Y
6. Close the switches on the inputs X
7. Convert Channel X
8. Close the switches on the inputs X
9. Convert Channel X
10. Close the switches on the inputs X
11. Convert Channel Y
12. Close the switches on the inputs Y
13. Convert Channel Y
14. Close the switches on the inputs Y
15. Convert Channel Y
16. Close the switches on the inputs Y
17. Convert Channel X
18. if Channel 4 to channel 7are enabled, convert the channels and store result in the cor-
19. If SLEEP is set, sleep down the ADC cell.
1. Z1
2. Z2
3. X
4. Y
5. Xpos
6. Y
result in both TSADCC_CDR0 and TSADCC_LCDR.
from the result and store the subtraction result in both TSADCC_CDR1 and
TSADCC_LCDR.
TSADCC_XPDR in TSADCC_LCDR.
result in both TSADCC_CDR2 and TSADCC_LCDR.
result in both TSADCC_CDR3 and TSADCC_LCDR.
responding TSADCC_CDRx and TSADCC_LCDR
P
P
P
P
P
P
P
- X
- X
- Y
- Y
- X
- X
- Y
M
M
M
M
M
M
M
P
- X
M
P
“TSADCC Mode Register”
).
- Y
M
).
p
M
p,
P
p
p
M
M
subtract TSADCC_CDR3 from the result and store the subtraction
subtract TSADCC_CDR3 from the result and store the subtraction
and store the result in both TSADCC_Z1DR and TSADCC_LCDR.
subtract TSADCC_CDR1 from the result and store the subtraction
and store the result in TSADCC_XPDR, subtract TSADCC_CDR1
and store the result in both TSADCC_Z2DR and TSADCC_LCDR.
and store the result in TSADCC_CDR1.
and store the result in TSADCC_CDR3 while storing content of
M
M
P
P
P
P
P
P
and X
and X
and X
and Y
and Y
and Y
and Y
and Y
is enabled, the following sequence is performed to
M
M
M
M
M
M
p
P
during the Sample and Hold Time.
during the Sample and Hold Time.
during the Sample and Hold Time.
during the Sample and Hold Time.
during the Sample and Hold Time.
during the Sample and Hold Time.
during the Sample and Hold Time.
during the Sample and Hold Time.
AT91SAM9G45
P
- X
M
P
) by the data
- Y
M
) by the
948

Related parts for AT91SAM9G45-EKES