TMP92CF26AXBG Toshiba, TMP92CF26AXBG Datasheet - Page 412

no-image

TMP92CF26AXBG

Manufacturer Part Number
TMP92CF26AXBG
Description
Microcontrollers (MCU) TLCS-900/H1 ROMLESS 144KB RAM
Manufacturer
Toshiba
Datasheet

Specifications of TMP92CF26AXBG

Processor Series
TLCS-900
Core
900/H
Data Bus Width
16 bit
Program Memory Type
ROM
Program Memory Size
8 KB
Data Ram Size
144 KB
Interface Type
I2C, I2S, UART, USB
Maximum Clock Frequency
80 MHz
Number Of Programmable I/os
136
Number Of Timers
10
Maximum Operating Temperature
+ 50 C
Mounting Style
SMD/SMT
Package / Case
FBGA-228
Development Tools By Supplier
BM1040R0A, BM1055R0B, SW96CN0-ZCC, SW00MN0-ZCC
Minimum Operating Temperature
0 C
On-chip Adc
10 bit, 6 Channel
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TMP92CF26AXBG
Manufacturer:
TOSHIBA
Quantity:
4 000
Part Number:
TMP92CF26AXBG
Manufacturer:
TOSHIBA/东芝
Quantity:
20 000
Descriptor RAM
(0500H)
(067FH)
Set Descriptor
STALL
(07E8H)
bit Symbol
Read/Write
Reset State
3.16.3.28 Set Descriptor STALL Register
3.16.3.29 Descriptor RAM Register
bit Symbol
Read/Write
Reset State
Bit0: S_D_STALL
0: Software control (Default)
1: Automatically STALL
stage for Set Descriptor Request.
bytes. However, when storing descriptor, write according to descriptor RAM structure
sample.
processing of SET_DESCRIPTOR request.
register.
request in the following sequence.
connect to the host, executing INIT_DESCRIPTOR command is not necessary.
This register sets whether returns STALL automatically in data stage or status
This register is used for store descriptor to RAM. The size of the descriptor is 384
Read/Write timing is only possible before detection of USB_RESET or during
SET_DESCRIPTOR request processes from INT_SETUP assert until access of EOP
If there is rewriting request of descriptor in SET_DESCRIPTOR, process the
If USB_RESET is detected, it starts reading automatically. Therefore, when it
Undefined
1)
2)
3)
4)
5)
R/W
D7
7
7
Read every packet of the descriptor that is transferred by SET_DESCRIPTOR
requests every packet.
When reading descriptor number of last packet finished, write all descriptors
to RAM for descriptor.
When writing is completed, execute INIT_DESCRIPTOR of COMMAND
register.
When all the process is completed, access EOP register, and finish status
stage.
When INT_STAS is received, it shows normal finish of status stage.
Undefined
R/W
D6
6
6
Undefined
92CF26A-411
R/W
D5
5
5
Undefined
R/W
D4
4
4
Undefined
R/W
3
D3
3
Undefined
2
R/W
D2
2
Undefined
1
R/W
D1
TMP92CF26A
1
2007-11-21
S_D_STALL
Undefined
W
0
0
R/W
D0
0

Related parts for TMP92CF26AXBG