TMP92CF26AXBG Toshiba, TMP92CF26AXBG Datasheet - Page 590

no-image

TMP92CF26AXBG

Manufacturer Part Number
TMP92CF26AXBG
Description
Microcontrollers (MCU) TLCS-900/H1 ROMLESS 144KB RAM
Manufacturer
Toshiba
Datasheet

Specifications of TMP92CF26AXBG

Processor Series
TLCS-900
Core
900/H
Data Bus Width
16 bit
Program Memory Type
ROM
Program Memory Size
8 KB
Data Ram Size
144 KB
Interface Type
I2C, I2S, UART, USB
Maximum Clock Frequency
80 MHz
Number Of Programmable I/os
136
Number Of Timers
10
Maximum Operating Temperature
+ 50 C
Mounting Style
SMD/SMT
Package / Case
FBGA-228
Development Tools By Supplier
BM1040R0A, BM1055R0B, SW96CN0-ZCC, SW00MN0-ZCC
Minimum Operating Temperature
0 C
On-chip Adc
10 bit, 6 Channel
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TMP92CF26AXBG
Manufacturer:
TOSHIBA
Quantity:
4 000
Part Number:
TMP92CF26AXBG
Manufacturer:
TOSHIBA/东芝
Quantity:
20 000
3.20.6
1. Debounce circuit
2. Port setting
Use Cautions
supplied to the CPU (during IDLE1 and STOP modes, or PCM state), the debounce
circuit does not operate. Because of this, interrupts bypassing the debounce circuit
are not generated either.
and STOP modes, or the PCM state, set the debounce circuit to disable before
entering the HALT or PCM state. (TSICR1<DBC7>= “0”)
the intermediate voltage is also applied to the normal C-MOS input gates (P96 and
P97) due to the circuit structure.
TSICR0<INGE>. At this time (TSICR0<INGE>= “1”). Note that blocking the input
to the C-MOS logics sets “1” at all times in TSICR0<PTST> that confirms a first
pen-touch.
The CPU system clock is used in debounce circuit. Therefore, when no clock is
When using a startup that uses the TSI starting from the state during IDLE1
When an intermediate voltage of 0 V to AVcc is converted using the AD converter,
Take measures against the flow-through current to Port 96 and 97 by using
92CF26A-589
TMP92CF26A
2007-11-21

Related parts for TMP92CF26AXBG