TMP92CF26AXBG Toshiba, TMP92CF26AXBG Datasheet - Page 509

no-image

TMP92CF26AXBG

Manufacturer Part Number
TMP92CF26AXBG
Description
Microcontrollers (MCU) TLCS-900/H1 ROMLESS 144KB RAM
Manufacturer
Toshiba
Datasheet

Specifications of TMP92CF26AXBG

Processor Series
TLCS-900
Core
900/H
Data Bus Width
16 bit
Program Memory Type
ROM
Program Memory Size
8 KB
Data Ram Size
144 KB
Interface Type
I2C, I2S, UART, USB
Maximum Clock Frequency
80 MHz
Number Of Programmable I/os
136
Number Of Timers
10
Maximum Operating Temperature
+ 50 C
Mounting Style
SMD/SMT
Package / Case
FBGA-228
Development Tools By Supplier
BM1040R0A, BM1055R0B, SW96CN0-ZCC, SW00MN0-ZCC
Minimum Operating Temperature
0 C
On-chip Adc
10 bit, 6 Channel
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TMP92CF26AXBG
Manufacturer:
TOSHIBA
Quantity:
4 000
Part Number:
TMP92CF26AXBG
Manufacturer:
TOSHIBA/东芝
Quantity:
20 000
3.18.3
Description of Operation
(1) Settings the transfer clock generator and Word Select signal
(2) Data format
generated using the system clock (f
a prescaler and a dedicated clock generator to set the transfer clock and sampling
frequency.
cleared by setting <CNTEn> to “0”.
I2SnCTL<DTFMTn1:n0> register. And support stereo and monaural both, controlled
by I2SnCTL<FSELn> register.
A) Clock generator
B) Word Select
In the I
The counters are started by setting I2SnCTL<CNTEn> to “1” and are stopped and
This circuit support I
clock selected by I2SnCTL<CLKSn>.
I2SnCKO signal.
whether left data or right data is being transmitted in the I
signal is clocked out in synchronization with the data transfer clock. In only
channel 0, this signal can be used as an AD conversion trigger signal for the
ADC. How valid data is to be output in relation to the WS signal can be
specified as I
interrupt request can be output to the ADC on the rising edge of the WS signal.
(This is controlled by the ADC’s control register.)
8-bit counter
6-bit counter
Word Select signal (I2SnWS)
2
S unit, the clock frequencies for the I2SnCKO and I2SnWS signals are
This is an 8-bit counter that generates the I2SnCKO signal by dividing the
This is a 6-bit counter that generates the I2SnWS signal by dividing the
The I2SnWS signal is used to distinguish the position of valid data and
2
S format, left-justified, or right-justified. In only channel 0, an
2
S format, left justify and right justify format by setting
92CF26A-508
SYS
) as a source clock. The system clock is divided by
2
TMP92CF26A
S format. This
2007-11-21

Related parts for TMP92CF26AXBG