LPC1767FBD100,551 NXP Semiconductors, LPC1767FBD100,551 Datasheet - Page 378

IC ARM CORTEX MCU 512K 100-LQFP

LPC1767FBD100,551

Manufacturer Part Number
LPC1767FBD100,551
Description
IC ARM CORTEX MCU 512K 100-LQFP
Manufacturer
NXP Semiconductors
Series
LPC17xxr

Specifications of LPC1767FBD100,551

Core Processor
ARM® Cortex-M3™
Core Size
32-Bit
Speed
100MHz
Connectivity
Ethernet, I²C, IrDA, Microwire, SPI, SSI, UART/USART
Peripherals
Brown-out Detect/Reset, DMA, I²S, Motor Control PWM, POR, PWM, WDT
Number Of I /o
70
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
64K x 8
Voltage - Supply (vcc/vdd)
2.4 V ~ 3.6 V
Data Converters
A/D 8x12b, D/A 1x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
100-LQFP
Processor Series
LPC17
Core
ARM Cortex M3
3rd Party Development Tools
MDK-ARM, RL-ARM, ULINK2, MCB1760, MCB1760U, MCB1760UME
For Use With
622-1005 - USB IN-CIRCUIT PROG ARM7 LPC2K
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
 Details
Other names
568-4967
935289808551

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LPC1767FBD100,551
Quantity:
9 999
Part Number:
LPC1767FBD100,551
Manufacturer:
NXP Semiconductors
Quantity:
10 000
NXP Semiconductors
Table 343. Standard Frame Individual Start Address register (SFF_sa - address 0x4003 C004) bit description
Table 344. Standard Frame Group Start Address register (SFF_GRP_sa - address 0x4003 C008) bit description
Table 345. Extended Frame Start Address register (EFF_sa - address 0x4003 C00C) bit description
UM10360
User manual
Bit
1:0
10:2
31:11 -
Bit
1:0
11:2
31:12 -
Bit
1:0
10:2
31:11 -
Symbol
-
SFF_sa
Symbol
-
SFF_GRP_sa
Symbol
-
EFF_sa
16.14.3 Standard Frame Individual Start Address register (SFF_sa -
16.14.4 Standard Frame Group Start Address register (SFF_GRP_sa -
16.14.5 Extended Frame Start Address register (EFF_sa - 0x4003 C00C)
[1]
[1]
Description
Reserved, user software should not write ones to reserved bits. The value read from a
reserved bit is not defined.
The start address of the table of individual Standard Identifiers in AF Lookup RAM. If the
table is empty, write the same value in this register and the SFF_GRP_sa register
described below. For compatibility with possible future devices, write zeroes in bits 31:11
and 1:0 of this register. If the eFCAN bit in the AFMR is 1, this value also indicates the size
of the table of Standard IDs which the Acceptance Filter will search and (if found)
automatically store received messages in Acceptance Filter RAM.
Reserved, user software should not write ones to reserved bits. The value read from a
reserved bit is not defined.
Description
Reserved, user software should not write ones to reserved bits. The value read from a
reserved bit is not defined.
The start address of the table of individual Extended Identifiers in AF Lookup RAM. If the
table is empty, write the same value in this register and the EFF_GRP_sa register
described below. The largest value that should be written to this register is 0x800, when
both Extended Tables are empty and the last word (address 0x7FC) in AF Lookup Table
RAM is used. For compatibility with possible future devices, please write zeroes in bits
31:11 and 1:0 of this register.
Reserved, user software should not write ones to reserved bits. The value read from a
reserved bit is not defined.
[1]
0x4003 C004)
[1]
0x4003 C008)
[1]
Description
Reserved, user software should not write ones to reserved bits. The value read from
a reserved bit is not defined.
The start address of the table of grouped Standard Identifiers in AF Lookup RAM. If
the table is empty, write the same value in this register and the EFF_sa register
described below. The largest value that should be written to this register is 0x800,
when only the Standard Individual table is used, and the last word (address 0x7FC)
in AF Lookup Table RAM is used. For compatibility with possible future devices,
please write zeroes in bits 31:12 and 1:0 of this register.
Reserved, user software should not write ones to reserved bits. The value read from
a reserved bit is not defined.
Write access to the look-up table section configuration registers are possible only during the Acceptance
filter bypass mode or the Acceptance filter off mode.
Write access to the look-up table section configuration registers are possible only during the Acceptance
filter bypass mode or the Acceptance filter off mode.
All information provided in this document is subject to legal disclaimers.
Rev. 2 — 19 August 2010
Chapter 16: LPC17xx CAN1/2
UM10360
© NXP B.V. 2010. All rights reserved.
Reset Value
NA
0
NA
Reset Value
NA
0
NA
Reset Value
NA
0
NA
378 of 840

Related parts for LPC1767FBD100,551