HD6417706 RENESAS [Renesas Technology Corp], HD6417706 Datasheet - Page 402

no-image

HD6417706

Manufacturer Part Number
HD6417706
Description
Renesas 32-Bit RISC Microcomputer Super RISC engine Family/SH7700 Series
Manufacturer
RENESAS [Renesas Technology Corp]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD6417706
Manufacturer:
TDK
Quantity:
500
Part Number:
HD6417706
Manufacturer:
TOSH
Quantity:
1 000
Part Number:
HD6417706-SH3-133V
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Part Number:
HD6417706BP133
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Part Number:
HD6417706BP133V
Manufacturer:
HITACHI/日立
Quantity:
20 000
Part Number:
HD6417706F120DV
Manufacturer:
HITACHI
Quantity:
96
Part Number:
HD6417706F120DV
Manufacturer:
RENESAS/PBF
Quantity:
375
Part Number:
HD6417706F120DV
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Part Number:
HD6417706F133
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Part Number:
HD6417706F133V
Manufacturer:
EDISON
Quantity:
2 000
Part Number:
HD6417706F133V
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Company:
Part Number:
HD6417706F133V
Quantity:
27
Rev. 4.00, 03/04, page 356 of 660
Bit
6
5
4
Bit Name
RIE
TE
RE
Initial Value
0
0
0
R/W
R/W
R/W
R/W
Description
Receive Interrupt Enable
Enables or disables the receive-data-full interrupt
(RXI) request when the serial receive data is
transferred from SCRSR to SCRDR and the
receive data register full bit (RDRF) in SCSSR is
set to 1. It also enables or disables receive-error
interrupt (ERI) requests.
0: Receive-data-full interrupt (RXI) and receive-
1: Receive-data-full interrupt (RXI) and receive-
Transmit Enable
Enables or disables the SCI serial transmitter.
0: Transmission disabled
1: Transmission enabled
Receive Enable
Enables or disables the SCI serial receiver.
0: Reception disabled
1: Reception enabled
error interrupt (ERI) requests are disabled
Note: RXI and ERI interrupt requests can be
cleared by reading 1 from the RDRF flag or
error flag (FER, PER, or ORER) then clearing
the flag to 0, or by clearing RIE to 0.
error interrupt (ERI) requests are enabled
Note: The TDRE in SCSSR is fixed to 1.
Note: Serial transmission starts when TDRE bit
in SCSSR is cleared to 0 after writing of transmit
data into the SCTDR. Specify the transmit
format to the SCSMR before setting TE to 1.
Note: Clearing RE to 0 does not affect the
receive flags (RDRF, FER, PER, ORER). These
flags retain their previous values.
Note: Serial reception starts when a start bit is
detected in the asynchronous mode, or
synchronous clock input is detected in the clock
synchronous mode. Specify the receive format
to the SCSMR before setting RE to 1.

Related parts for HD6417706