MPC8313ECZQADDC Freescale Semiconductor, MPC8313ECZQADDC Datasheet - Page 52

no-image

MPC8313ECZQADDC

Manufacturer Part Number
MPC8313ECZQADDC
Description
Microprocessors - MPU 8313 REV2.2 PB ENC EXT
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MPC8313ECZQADDC

Processor Series
MPC8313E
Core
e300
Data Bus Width
16 bit
Maximum Clock Frequency
133 MHz
Program Memory Size
16 KB
Data Ram Size
16 KB
Interface Type
I2C
Mounting Style
SMD/SMT
Package / Case
PBGA
Number Of Programmable I/os
32
Number Of Timers
4
Figure
Number
16-1
16-2
16-3
16-4
16-5
16-6
16-7
16-8
16-9
16-10
16-11
16-12
16-13
16-14
16-15
16-16
16-17
16-18
16-19
16-20
16-21
16-22
16-23
16-24
16-25
16-26
16-27
16-28
16-29
16-30
16-31
16-32
16-33
16-34
16-35
16-36
16-37
16-38
16-39
16-40
16-41
lii
USB Interface Block Diagram .............................................................................................. 16-2
Capability Registers Length (CAPLENGTH)....................................................................... 16-8
Host Controller Interface Version (HCIVERSION) ............................................................. 16-8
Host Controller Structural Parameters (HCSPARAMS)....................................................... 16-9
Host Control Capability Parameters (HCCPARAMS) ....................................................... 16-10
Device Interface Version (DCIVERSION) ......................................................................... 16-11
Device Control Capability Parameters (DCCPARAMS).................................................... 16-11
USB Command Register (USBCMD) ................................................................................ 16-12
USB Status Register (USBSTS).......................................................................................... 16-14
USB Interrupt Enable (USBINTR) ..................................................................................... 16-17
USB Frame Index (FRINDEX)........................................................................................... 16-19
Periodic Frame List Base Address (PERIODICLISTBASE) ............................................. 16-20
Device Address (DEVICEADDR)...................................................................................... 16-20
Current Asynchronous List Address (ASYNCLISTADDR) .............................................. 16-21
Endpoint List Address (ENDPOINTLISTADDR).............................................................. 16-21
Master Interface Data Burst Size (BURSTSIZE) ............................................................... 16-22
Transmit FIFO Tuning Controls (TXFILLTUNING) ......................................................... 16-23
ULPI Register Access (ULPI VIEWPORT) ....................................................................... 16-24
Configure Flag Register (CONFIGFLAG) ......................................................................... 16-26
Port Status and Control (PORTSC)..................................................................................... 16-26
OTG Status Control (OTGSC)............................................................................................ 16-32
USB Mode (USBMODE) ................................................................................................... 16-34
Endpoint Setup Status (ENDPTSETUPSTAT) ................................................................... 16-35
Endpoint Initialization (ENDPTPRIME) ............................................................................ 16-35
Endpoint Flush (ENDPTFLUSH) ....................................................................................... 16-36
Endpoint Status (ENDPTSTATUS)..................................................................................... 16-36
Endpoint Complete (ENDPTCOMPLETE) ........................................................................ 16-37
Endpoint Control 0 (ENDPTCTRL0) ................................................................................. 16-38
Endpoint Control 1 to 5 (ENDPTCTRLn) .......................................................................... 16-39
Snoop 1 and Snoop 2 (SNOOPn)........................................................................................ 16-40
Age Count Threshold (AGE_CNT_THRESH)................................................................... 16-42
Priority Control (PRI_CTRL) ............................................................................................. 16-42
System Interface Control Register (SI_CTRL)................................................................... 16-43
USB General-Purpose Register (CONTROL) .................................................................... 16-44
Periodic Schedule Organization.......................................................................................... 16-48
Frame List Link Pointer Format.......................................................................................... 16-48
Asynchronous Schedule Organization ................................................................................ 16-49
Isochronous Transaction Descriptor (iTD) ......................................................................... 16-50
Split-Transaction Isochronous Transaction Descriptor (siTD) ........................................... 16-53
Queue Element Transfer Descriptor (qTD)......................................................................... 16-57
Queue Head Layout ............................................................................................................ 16-62
MPC8313E PowerQUICC™ II Pro Integrated Processor Family Reference Manual, Rev. 2
Figures
Title
Freescale Semiconductor
Number
Page

Related parts for MPC8313ECZQADDC