HD64F3029XBL25V Renesas Electronics America, HD64F3029XBL25V Datasheet - Page 514

MCU 5V 512K,PB-FREE 100-TQFP

HD64F3029XBL25V

Manufacturer Part Number
HD64F3029XBL25V
Description
MCU 5V 512K,PB-FREE 100-TQFP
Manufacturer
Renesas Electronics America
Series
H8® H8/300Hr
Datasheet

Specifications of HD64F3029XBL25V

Core Processor
H8/300H
Core Size
16-Bit
Speed
25MHz
Connectivity
SCI, SmartCard
Peripherals
DMA, PWM, WDT
Number Of I /o
70
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
16K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Data Converters
A/D 8x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
100-TQFP, 100-VQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Table 13.9 SMR and SCR Settings and SCI Clock Source Selection
SMR
Bit 7
C/A A A A
0
1
13.3.2
In asynchronous mode, each transmitted or received character begins with a start bit and ends with
one or two stop bits. Serial communication is synchronized one character at a time.
The transmitting and receiving sections of the SCI are independent, so full-duplex communication
is possible. The transmitter and the receiver are both double-buffered, so data can be written and
read while transmitting and receiving are in progress, enabling continuous transmitting and
receiving.
Figure 13.2 shows the general format of asynchronous serial communication. In asynchronous
serial communication the communication line is normally held in the mark (high) state. The SCI
monitors the line and starts serial communication when the line goes to the space (low) state,
indicating a start bit. One serial character consists of a start bit (low), data (LSB first), parity bit
(high or low), and one or two stop bits (high), in that order.
When receiving in asynchronous mode, the SCI synchronizes at the falling edge of the start bit.
The SCI samples each data bit on the eighth pulse of a clock with a frequency 16 times the bit
rate. Receive data is latched at the center of each bit.
SCR Setting
Bit 1
CKE1
0
1
0
1
Operation in Asynchronous Mode
Bit 0
CKE0 Mode
0
1
0
1
0
1
0
1
Asynchronous
mode
Synchronous
mode
SCI Transmit/Receive clock
Clock Source SCK Pin Function
Internal
External
Internal
External
SCI does not use the SCK pin
Outputs clock with frequency matching the
bit rate
Inputs clock with frequency 16 times the bit
rate
Outputs the serial clock
Inputs the serial clock
Rev. 2.0, 06/04, page 485 of 980

Related parts for HD64F3029XBL25V