HD64F3029XBL25V Renesas Electronics America, HD64F3029XBL25V Datasheet - Page 648

MCU 5V 512K,PB-FREE 100-TQFP

HD64F3029XBL25V

Manufacturer Part Number
HD64F3029XBL25V
Description
MCU 5V 512K,PB-FREE 100-TQFP
Manufacturer
Renesas Electronics America
Series
H8® H8/300Hr
Datasheet

Specifications of HD64F3029XBL25V

Core Processor
H8/300H
Core Size
16-Bit
Speed
25MHz
Connectivity
SCI, SmartCard
Peripherals
DMA, PWM, WDT
Number Of I /o
70
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
16K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Data Converters
A/D 8x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
100-TQFP, 100-VQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
(a) Select the on-chip program to be downloaded and the download destination.
(b) Program H'A5 in FKEY
(c) 1 is written to the SCO bit of FCCS and then download is executed.
When the PPVS bit of FPCS is set to 1, the programming program is selected.
Several programming/erasing programs cannot be selected at one time. If several programs are
set, download is not performed and a download error is returned to the source select error
detect (SS) bit in the DPFR parameter.
Specify the start address of the download destination by FTDAR.
If H'A5 is not written to FKEY for protection, 1 cannot be written to the SCO bit for download
request.
To write 1 to the SCO bit, the following conditions must be satisfied.
When the SCO bit is set to 1, download is started automatically. When the SCO bit is returned
to the user procedure program, the SCO is cleared to 0. Therefore, the SCO bit cannot be
confirmed to be 1 in the user procedure program.
The download result can be confirmed only by the return value of the DPFR parameter. Before
the SCO bit is set to 1, incorrect judgement must be prevented by setting the DPFR parameter,
that is one byte of the start address of the on-chip RAM area specified by FTDAR, to a value
other than the return value (H'FF).
When download is executed, particular interrupt processing, which is accompanied by the
bank switch as described below, is performed as an internal microcomputer processing. Four
NOP instructions are executed immediately after the instructions that set the SCO bit to 1.
The notes on download are as follows.
In the download processing, the values are stored in general registers than CPU.
RAM emulation mode is canceled.
H'A5 is written to FKEY.
The SCO bit writing is executed in the on-chip RAM.
The user-MAT space is switched to the on-chip program storage area.
After the selection condition of the download program and the address set in FTDAR
are checked, the transfer processing is executed starting from the on-chip RAM address
specified by FTDAR.
The SCO bits in FPCS, FECS, and FCCS are cleared to 0.
The return value is set to the DPFR parameter.
After the on-chip program storage area is returned to the user-MAT space, the user
procedure program is returned.
Rev. 2.0, 06/04, page 619 of 980

Related parts for HD64F3029XBL25V