HD6417320 RENESAS [Renesas Technology Corp], HD6417320 Datasheet - Page 443

no-image

HD6417320

Manufacturer Part Number
HD6417320
Description
Renesas 32-Bit RISC Microcomputer SuperHTM RISC engine Family / SH7700 Series
Manufacturer
RENESAS [Renesas Technology Corp]
Datasheet
Mode register setting timing is shown in figure 9.28. A PALL command (all bank precharge
command) is firstly issued. A REF command (auto-refresh command) is then issued 8 times. An
MRS command (mode register write command) is finally issued. Idle cycles, of which number is
specified by the TRP[1:0] bits in CSnWCR, are inserted between the PALL and the first REF. Idle
cycles, of which number is specified by the TRC[1:0]bits in CSnWCR, are inserted between REF
and REF, and between the 8th REF and MRS. Idle cycles, of which number is one or more, are
inserted between the MRS and a command to be issued next.
It is necessary to keep idle time of certain cycles for SDRAM before issuing PALL command after
power-on. Refer the manual of the SDRAM for the idle time to be needed. When the pulse width
of the reset signal is longer then the idle time, mode register setting can be started immediately
after the reset, but care should be taken when the pulse width of the reset signal is shorter than the
idle time.
A12/A11*
D31 to D0
A25 to A0
DACKn*
DQMxx
RD/WR
CKIO
RAS
CAS
CSn
Notes:
BS
1
2
Figure 9.28
1. Address pin to be connected to the A10 pin of SDRAM.
2. The waveform for DACKn is when active low is specified.
Tp
PALL
Tpw
Write Timing for SDRAM Mode Register (Based on JEDEC)
REF
Trr
Trc
Trc
REF
Hi-Z
Trr
Rev. 3.00 Jan. 18, 2008 Page 381 of 1458
Trc
Section 9
Bus State Controller (BSC)
Trc
MRS
Tmw
REJ09B0033-0300
Tnop

Related parts for HD6417320