MMC2114CFCAG33 Freescale Semiconductor, MMC2114CFCAG33 Datasheet - Page 308

no-image

MMC2114CFCAG33

Manufacturer Part Number
MMC2114CFCAG33
Description
IC MCU 32BIT 33MHZ 144-LQFP
Manufacturer
Freescale Semiconductor
Series
MCorer
Datasheets

Specifications of MMC2114CFCAG33

Core Processor
M210
Core Size
32-Bit
Speed
33MHz
Connectivity
EBI/EMI, SCI, SPI
Peripherals
LVD, POR, PWM, WDT
Number Of I /o
67
Program Memory Size
256KB (256K x 8)
Program Memory Type
FLASH
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 3.6 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
144-LQFP
Processor Series
MMC2114
Core
M-CORE
Data Bus Width
32 bit
Data Ram Size
32 KB
Interface Type
SCI/SPI
Maximum Clock Frequency
33 MHz
Number Of Programmable I/os
104
Number Of Timers
2
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
On-chip Adc
8-ch x 10-bit
Controller Family/series
MCORE
No. Of I/o's
104
Ram Memory Size
32KB
Cpu Speed
33MHz
No. Of Timers
2
Embedded Interface Type
SCI, SPI
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MMC2114CFCAG33
Manufacturer:
Freescale Semiconductor
Quantity:
135
Part Number:
MMC2114CFCAG33
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MMC2114CFCAG33
Manufacturer:
FREESCALE
Quantity:
8 000
Part Number:
MMC2114CFCAG33
Manufacturer:
XILINX
0
Company:
Part Number:
MMC2114CFCAG33
Quantity:
62
Programmable Interrupt Timer Modules (PIT1 and PIT2)
15.6 Memory Map and Registers
15.6.1 Memory Map
15.6.2 Registers
Advance Information
308
0x00c8_0000
0x00c8_0002
0x00c8_0004
0x00c8_0006
1. S = CPU supervisor mode access only. S/U = CPU supervisor or user mode access. User mode accesses to supervisor
2. Accesses to unimplemented address locations have no effect and result in a cycle termination transfer error.
Address
only addresses have no effect and result in a cycle termination transfer error.
PIT1
Table 15-1. Programmable Interrupt Timer Modules Memory Map
0x00c9_0000
0x00c9_0002
0x00c9_0004
0x00c9_0006
Address
PIT2
This subsection describes the memory map and register structure for
PIT1 and PIT2.
Refer to
This device has two programmable interrupt timers. PIT1 has a base
address located at 0x00c8_0000. PIT2 base address is 0x00c9_0000.
The PIT programming model consists of these registers:
Programmable Interrupt Timer Modules (PIT1 and PIT2)
Freescale Semiconductor, Inc.
For More Information On This Product,
The PIT Control and Status Register (PCSR) configures the
timer’s operation. See
The PIT Modulus Register (PMR) determines the timer modulus
reload value. See
The PIT Count Register (PCNTR) provides visibility to the counter
value. See
Table 15-1
Go to: www.freescale.com
PIT Control and Status Register (PCSR)
Bits 15–8
15.6.2.3 PIT Count
for a description of the memory map.
PIT Count Register (PCNTR)
PIT Modulus Register (PMR)
15.6.2.2 PIT Modulus
Unimplemented
15.6.2.1 PIT Control and Status
MMC2114 • MMC2113 • MMC2112 — Rev. 1.0
Register.
(2)
Bits 7–0
Register.
MOTOROLA
Register.
Access
S/U
S
S
(1)

Related parts for MMC2114CFCAG33