EFM32G200F16 Energy Micro, EFM32G200F16 Datasheet - Page 167

MCU 32BIT 16KB FLASH 32-QFN

EFM32G200F16

Manufacturer Part Number
EFM32G200F16
Description
MCU 32BIT 16KB FLASH 32-QFN
Manufacturer
Energy Micro
Series
Geckor
Datasheets

Specifications of EFM32G200F16

Core Processor
ARM® Cortex-M3™
Core Size
32-Bit
Speed
32MHz
Connectivity
EBI/EMI, I²C, IrDA, SmartCard, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, DMA, POR, PWM, WDT
Number Of I /o
24
Program Memory Size
16KB (16K x 8)
Program Memory Type
FLASH
Ram Size
8K x 8
Voltage - Supply (vcc/vdd)
1.8 V ~ 3.8 V
Data Converters
A/D 4x12b, D/A 1x12b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
32-VQFN Exposed Pad
Processor Series
EFM32G200
Core
ARM Cortex-M3
Data Bus Width
32 bit
Data Ram Size
8 KB
Interface Type
I2C, UART
Maximum Clock Frequency
32 MHz
Number Of Programmable I/os
24
Number Of Timers
2
Operating Supply Voltage
1.8 V to 3.8 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
 Details
15.5.5 I2Cn_CLKDIV - Clock Division Register
15.5.6 I2Cn_SADDR - Slave Address Register
8
7
6
5
4
3
2
1
0
31:9
8:0
Bit
Offset
0x010
Reset
Access
Name
Bit
Offset
0x014
Reset
Access
Name
2010-09-06 - d0001_Rev1.00
RXDATAV
Set when data is available in the receive buffer. Cleared when the receive buffer is empty.
TXBL
Indicates the level of the transmit buffer. Set when the transmit buffer is empty, and cleared when it is full.
TXC
Set when a transmission has completed and no more data is available in the transmit buffer. Cleared when a new transmission starts.
PABORT
An abort is pending and will be transmitted as soon as possible.
PCONT
A continue is pending and will be transmitted as soon as possible.
PNACK
A not-acknowledge is pending and will be transmitted as soon as possible.
PACK
An acknowledge is pending and will be transmitted as soon as possible.
PSTOP
A stop condition is pending and will be transmitted as soon as possible.
PSTART
A start condition is pending and will be transmitted as soon as possible.
Reserved
DIV
Specifies the clock divider for the I
Name
Name
0
1
0
0
0
0
0
0
0
0x000
Reset
Reset
To ensure compatibility with future devices, always write bits to 0. More information in Section 2.1 (p. 3)
2
C. Note that DIV must be 1 or higher when slave is enabled.
R
R
R
R
R
R
R
R
R
RW
Access
Access
...the world's most energy friendly microcontrollers
167
Bit Position
Bit Position
RX Data Valid
TX Buffer Level
TX Complete
Pending abort
Pending continue
Pending NACK
Pending ACK
Pending STOP
Pending START
Clock Divider
Description
Description
www.energymicro.com

Related parts for EFM32G200F16