r5s72060w200fpv Renesas Electronics Corporation., r5s72060w200fpv Datasheet - Page 814

no-image

r5s72060w200fpv

Manufacturer Part Number
r5s72060w200fpv
Description
32-bit Risc Microcomputer Superhtm Risc Engine Family / Sh7200 Series
Manufacturer
Renesas Electronics Corporation.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
R5S72060W200FPV
Manufacturer:
NEC
Quantity:
3 490
Part Number:
R5S72060W200FPV
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Part Number:
R5S72060W200FPV
0
Section 16 I
Rev. 2.00 Dec. 09, 2005 Page 790 of 1152
REJ09B0191-0200
Bit
5
4
3 to 0
Bit Name
MST
TRS
CKS[3:0]
2
C Bus Interface 3 (IIC3)
Initial
Value
0
0
0000
R/W
R/W
R/W
R/W
Description
Master/Slave Select
Transmit/Receive Select
In master mode with the I
arbitration is lost, MST and TRS are both reset by
hardware, causing a transition to slave receive mode.
Modification of the TRS bit should be made between
transfer frames.
When seven bits after the start condition is issued in
slave receive mode match the slave address set to
SAR and the 8th bit is set to 1, TRS is automatically
set to 1. If an overrun error occurs in master receive
mode with the clocked synchronous serial format, MST
is cleared and the mode changes to slave receive
mode.
Operating modes are described below according to
MST and TRS combination. When clocked
synchronous serial format is selected and MST = 1,
clock is output.
00: Slave receive mode
01: Slave transmit mode
10: Master receive mode
11: Master transmit mode
Transfer Clock Select
These bits should be set according to the necessary
transfer rate (table 16.3) in master mode.
2
C bus format, when

Related parts for r5s72060w200fpv