SAM9263 Atmel Corporation, SAM9263 Datasheet - Page 1071

no-image

SAM9263

Manufacturer Part Number
SAM9263
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of SAM9263

Flash (kbytes)
0 Kbytes
Pin Count
324
Max. Operating Frequency
240 MHz
Cpu
ARM926
Hardware Qtouch Acquisition
No
Max I/o Pins
160
Ext Interrupts
160
Usb Transceiver
3
Usb Speed
Full Speed
Usb Interface
Host, Device
Spi
2
Twi (i2c)
1
Uart
4
Can
1
Ssc
2
Ethernet
1
Sd / Emmc
2
Graphic Lcd
Yes
Video Decoder
No
Camera Interface
Yes
Resistive Touch Screen
No
Temp. Sensor
No
Crypto Engine
No
Sram (kbytes)
96
Self Program Memory
NO
External Bus Interface
2
Dram Memory
sdram
Nand Interface
Yes
Picopower
No
Temp. Range (deg C)
-40 to 85
I/o Supply Class
1.8/3.3
Fpu
No
Mpu / Mmu
No / Yes
Timers
3
Output Compare Channels
3
Input Capture Channels
3
Pwm Channels
4
32khz Rtc
Yes
Calibrated Rc Oscillator
No
50.2.21
50.2.21.1
50.2.21.2
50.2.21.3
50.2.21.4
50.2.21.5
6249I–ATARM–3-Oct-11
USART
SCK1 and SCK2 are Inverted
RXBRK Flag Error in Asynchronous Mode
RTS not Expected Behavior
Two characters sent if CTS rises during emission
TXD signal is floating in Modem and Hardware Handshaking mod
the resume event, then the Host controller terminates sending the resume signal with an EOP to
the device.
Consequence: If the Device does not recognize the resume (<20 ms) event then the Device, it
will remain in the suspend state.
Host stack can do a port resume after it sets the HcControl.HCFS to USBOPERATIONAL.
SCK1 and SCK2 clocks are inverted on the PIO controller, but the enable of the clocks is
correct.
This makes it impossible to use USART1 and USART2 in Synchronous Mode.
To use USART1 in Synchronous Mode, the user must program USART1 and USART2 with
exactly the same configuration. SCK2 clock will output on PD10.
Note: EBI0_CFCE2 usage on "periph A" is not forbidden because PD9 is SCK1 which is not
used.
When timeguard is 0, RXBRK is not set when the break character is located just after the Stop
Bit. FRAME (Frame Error) is set instead.
Timeguard should be > 0.
None.
If CTS rises to 1 during a character transmit, the Transmit Holding Register is also transmitted if
not empty.
None.
TXD signal should be pulled up in Modem and Hardware Handshaking mode.
TXD is multiplexed with PIO which integrates a pull up resistor. This internal pull-up must be
enabled.
1. Setting the receiver to hardware handshaking mode drops RTS line to low level even if
2. Disabling the receiver during a PDC transfer while RXBUFF flag is '0' has no effect on
Problem Fix/Workaround
Problem Fix/ Workaround
Problem Fix/Workaround
Problem Fix/Workaround
Problem Fix/Workaround
Problem Fix/Workaround
the receiver is still turned off. USART needs to be completely configured and started
before setting the receiver to hardware handshaking mode.
RTS. The only way to get the RTS line to rise to high level is to reset both PDMA buffers
by writing the value '0' in both counter registers.
AT91SAM9263
1071

Related parts for SAM9263