SAM9263 Atmel Corporation, SAM9263 Datasheet - Page 287

no-image

SAM9263

Manufacturer Part Number
SAM9263
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of SAM9263

Flash (kbytes)
0 Kbytes
Pin Count
324
Max. Operating Frequency
240 MHz
Cpu
ARM926
Hardware Qtouch Acquisition
No
Max I/o Pins
160
Ext Interrupts
160
Usb Transceiver
3
Usb Speed
Full Speed
Usb Interface
Host, Device
Spi
2
Twi (i2c)
1
Uart
4
Can
1
Ssc
2
Ethernet
1
Sd / Emmc
2
Graphic Lcd
Yes
Video Decoder
No
Camera Interface
Yes
Resistive Touch Screen
No
Temp. Sensor
No
Crypto Engine
No
Sram (kbytes)
96
Self Program Memory
NO
External Bus Interface
2
Dram Memory
sdram
Nand Interface
Yes
Picopower
No
Temp. Range (deg C)
-40 to 85
I/o Supply Class
1.8/3.3
Fpu
No
Mpu / Mmu
No / Yes
Timers
3
Output Compare Channels
3
Input Capture Channels
3
Pwm Channels
4
32khz Rtc
Yes
Calibrated Rc Oscillator
No
25.3.5.5
6249I–ATARM–3-Oct-11
Multi-block Transfer with Source Address Auto-reloaded and Linked List Destination Address (Row7)
Figure 25-10. DMA Transfer Flow for Source and Destination Address Auto-reloaded
1. Read the Channel Enable register to choose a free (disabled) channel.
2. Set up the chain of linked list items (otherwise known as block descriptors) in memory.
Write the control information in the LLI.DMAC_CTLx register location of the block
descriptor for each LLI in memory for channel x. For example, in the register you can
program the following:
a. Set up the transfer type (memory or non-memory peripheral for source and desti-
b. Set up the transfer characteristics, such as:
– i. Transfer width for the source in the SRC_TR_WIDTH field.
– ii. Transfer width for the destination in the DST_TR_WIDTH field.
– iii. Source master layer in the SMS field where source resides.
– iv. Destination master layer in the DMS field where destination resides.
– v. Incrementing/decrementing or fixed address for source in SINC field.
nation) and flow control peripheral by programming the TT_FC of the DMAC_CTLx
register.
DMAC transfer Complete
interrupt generated here
Channel Disabled by
hardware
Block Complete interrupt
generated here
yes
interrupt cleared by software
Reload SARx, DARx, CTLx
DMAC State Machine Table?
Stall until block complete
Channel Enabled by
MASKBLOCK[x]=1?
Is DMAC in Row1 of
CTLx.INT_EN=1
Block Transfer
software
&&
yes
no
AT91SAM9263
no
287

Related parts for SAM9263