mc9s12hz256v2 Freescale Semiconductor, Inc, mc9s12hz256v2 Datasheet - Page 170

no-image

mc9s12hz256v2

Manufacturer Part Number
mc9s12hz256v2
Description
Hcs12 Microcontrollers
Manufacturer
Freescale Semiconductor, Inc
Datasheet
Chapter 5 Clocks and Reset Generator (CRGV4)
5.2.3
RESET is an active low bidirectional reset pin. As an input it initializes the MCU asynchronously to a
known start-up state. As an open-drain output it indicates that an system reset (internal to MCU) has been
triggered.
5.3
This section provides a detailed description of all registers accessible in the CRG.
5.3.1
Table 5-1
170
1
2
3
CTFLG is intended for factory test purposes only.
FORBYP is intended for factory test purposes only.
CTCTL is intended for factory test purposes only.
Memory Map and Register Definition
Address
gives an overview on all CRG registers.
0x000A
0x000B
0x0000
0x0001
0x0002
0x0003
0x0004
0x0005
0x0006
0x0007
0x0008
0x0009
Offset
RESET — Reset Pin
Module Memory Map
CRG Synthesizer Register (SYNR)
CRG Reference Divider Register (REFDV)
CRG Test Flags Register (CTFLG)
CRG Flags Register (CRGFLG)
CRG Interrupt Enable Register (CRGINT)
CRG Clock Select Register (CLKSEL)
CRG PLL Control Register (PLLCTL)
CRG RTI Control Register (RTICTL)
CRG COP Control Register (COPCTL)
CRG Force and Bypass Test Register (FORBYP)
CRG Test Control Register (CTCTL)
CRG COP Arm/Timer Reset (ARMCOP)
Figure 5-2. PLL Loop Filter Connections
MCU
MC9S12HZ256 Data Sheet, Rev. 2.05
Table 5-1. CRG Memory Map
XFC
1
3
Use
RS
CS
2
CP
V
DDPLL
Freescale Semiconductor
Access
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W

Related parts for mc9s12hz256v2