mc9s12hz256v2 Freescale Semiconductor, Inc, mc9s12hz256v2 Datasheet - Page 338

no-image

mc9s12hz256v2

Manufacturer Part Number
mc9s12hz256v2
Description
Hcs12 Microcontrollers
Manufacturer
Freescale Semiconductor, Inc
Datasheet
Chapter 12 Freescale’s Scalable Controller Area Network (MSCANV2)
12.3.2
This section describes in detail all the registers and register bits in the MSCAN module. Each description
includes a standard register diagram with an associated figure number. Details of register bit and field
function follow the register diagrams, in bit order. All bits of all registers in this module are completely
synchronous to internal clocks during a register read.
12.3.2.1
The CANCTL0 register provides various control bits of the MSCAN module as described below.
Read: Anytime
Write: Anytime when out of initialization mode; exceptions are read-only RXACT and SYNCH, RXFRM
(which is set by the module only), and INITRQ (which is also writable in initialization mode).
338
RXFRM
CSWAI
RXACT
Field
7
6
5
Reset:
3
1
W
R
2
Register Descriptions
Reserved bits and unused bits within the TX- and RX-buffers (CANTXFG, CANRXFG) will be read
as “x”, because of RAM-based implementation.
Received Frame Flag — This bit is read and clear only. It is set when a receiver has received a valid message
correctly, independently of the filter configuration. After it is set, it remains set until cleared by software or reset.
Clearing is done by writing a 1. Writing a 0 is ignored. This bit is not valid in loopback mode.
0 No valid message was received since last clearing this flag
1 A valid message was received since last clearing of this flag
Receiver Active Status — This read-only flag indicates the MSCAN is receiving a message. The flag is
controlled by the receiver front end. This bit is not valid in loopback mode.
0 MSCAN is transmitting or idle
1 MSCAN is receiving a message (including when arbitration is lost)
CAN Stops in Wait Mode — Enabling this bit allows for lower power consumption in wait mode by disabling all
the clocks at the CPU bus interface to the MSCAN module.
0 The module is not affected during wait mode
1 The module ceases to be clocked during wait mode
MSCAN Control Register 0 (CANCTL0)
RXFRM
The CANCTL0 register, except WUPE, INITRQ, and SLPRQ, is held in the
reset state when the initialization mode is active (INITRQ = 1 and
INITAK = 1). This register is writable again as soon as the initialization
mode is exited (INITRQ = 0 and INITAK = 0).
0
7
= Unimplemented
RXACT
Figure 12-3. MSCAN Control Register 0 (CANCTL0)
Table 12-3. CANCTL0 Register Field Descriptions
6
0
MC9S12HZ256 Data Sheet, Rev. 2.05
CSWAI
2
0
5
NOTE
SYNCH
4
0
Description
TIME
0
3
2
WUPE
2
0
Freescale Semiconductor
SLPRQ
0
1
INITRQ
0
1

Related parts for mc9s12hz256v2